Next Article in Journal
Optimizing Hybrid Renewable Systems for Critical Loads in Andean Medical Centers Using Metaheuristics
Previous Article in Journal
Quantifying Effects of Dataset Size, Data Variability, and Data Curvature on Modelling of Simulated Age-Related Motor Development Data
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Design and Analysis of 3–12 GHz UWB Flat Gain LNA in 0.15 µm GaAs pHEMT Technology

Department of Electrical and Electronics Engineering, Yeditepe University, 34755 Istanbul, Türkiye
*
Author to whom correspondence should be addressed.
Electronics 2025, 14(16), 3272; https://doi.org/10.3390/electronics14163272
Submission received: 10 July 2025 / Revised: 6 August 2025 / Accepted: 14 August 2025 / Published: 18 August 2025
(This article belongs to the Section Microelectronics)

Abstract

This paper presents the design and implementation of an ultra-wideband (UWB) and flat gain low noise amplifier (LNA) using 0.15 µm GaAs pHEMT technology, specifically tailored for applications that benefit from multi-band capability, such as satellite communication. The designed LNA consists of three stages: Two stages are cascoded using source degeneration with a resistor for low noise and high linearity, and the third cascaded stage is utilized for high gain. The designed UWB LNA exhibits a measured gain of 17.4 ± 1 dB between 312 and GHz and a 3 dB bandwidth of 12.4 GHz (1.6–14 GHz). It achieves a noise figure (NF) of 2.5–4.3 dB and an output P1dB of 15 dBm. The chip size is 3 × 1 mm 2 , and it operates without the need for any external components. When compared to LNAs in the literature, the proposed design stands out for its flat gain in the specified frequency band, making the LNA particularly attractive for volume-limited and power-constrained applications.

1. Introduction

Ultra-wideband (UWB) technology has become more attractive due to the demand for higher bandwidth and data rate than other existing technologies [1]. In UWB applications, the performance of low noise amplifiers (LNAs) is crucial since the noise and gain performance of the LNA determines the overall sensitivity of the system [2]. Various UWB LNA designs based on GaAs pHEMT technology have been reported in the literature [3,4,5,6,7,8,9]. In [3], a cascode LNA with source degeneration is introduced to enhance noise figure (NF) and stability. Similarly, ref. [4] details an LNA design without negative RLC feedback, while [5,6,7,8,9] employ inductive source degeneration for different frequency bands.
This study presents the design, fabrication, and measurement of a monolithic microwave integrated circuit (MMIC) LNA using a 0.15 µm GaAs pHEMT process. By integrating cascode and cascade topologies with the resistive source degeneration technique (RSDT), the design enhances bandwidth and gain flatness. The LNA achieves a 3 dB bandwidth of 12.4 GHz (1.6–14 GHz), a peak gain of 18.45 dB at 11 GHz, and input/output return losses of less than −10 dB within the band. The integration of RSDT with cascode topology significantly enhances flat gain performance compared to existing UWB LNAs [10,11,12,13].
The remainder of this paper is organized as follows: Section 2 provides a detailed overview of the circuit design, including the employed process technology, analytical calculations, and key design parameters. This section also presents a parametric analysis focusing on the dominant factors affecting gain flatness. Section 3 presents the simulation and measurement results of the fabricated LNA. In Section 4, the results are discussed, the key features of the proposed LNA are highlighted, and its performance is compared with similar designs reported in the literature. Finally, in Section 5 conclusions are drawn.

2. Circuit Design

In this section, the circuit design is explained in detail. The schematics of the designed LNA are shown in Figure 1a, and the small signal model of the device shown is in Figure 1b. Briefly, the design process is based on analytically evaluating the gain and input impedance of the design in Figure 1 for the available values in the foundry’s process design kit (PDK) considering bandwidth, flat gain, etc., and determining the most influencing parameters on the gain. Then, a parameter sweep is performed using the circuit simulations for those parameters to further improve the design. Finally, EM simulations are performed to complete the design process.
At the end of this design process, the determined values of all passive components such as inductors, capacitors, and resistors used in the design, along with the sizing details of the active devices including the transistors, are provided at Table 1. These components were carefully selected to achieve the desired impedance matching, gain, and stability characteristics, while also considering layout feasibility and EM behavior.

2.1. Process Technology and Analysis

An LNA with a single transistor offers low noise figure ( N F ) but insufficient gain, necessitating cascode and cascade topologies for improvement [14]. While the cascade topology enhances gain and linearity [15], additional stages are required to meet gain targets [16]. However, ensuring unconditional stability, quantified by the Roulette stability factor (k), becomes more challenging as the number of stages increases [17]. Specifically, increasing the number of stages improves the gain parameter ( S 21 ) but has minimal impact on input and output return losses ( S 11 , S 22 ) [18]. To address these challenges, instead of a three-stage cascaded design [19], a cascode configuration is employed in the first two stages to leverage its advantages, including low noise, optimized input matching, enhanced linearity, and improved stability with proper design considerations [20]. A third cascaded transistor is then added to further boost gain, as shown in Figure 1a.

2.2. Circuit Design and Calculations

Figure 1a shows the schematic of the proposed GaAs-based UWB LNA consisting of two cascoded and a third cascaded stages, and Figure 1b shows the small signal model of the GaAs pHEMT device. In Figure 1b, L g , L s , C g s , and g m represent the input gate inductor, source degeneration inductor, parasitic gate–source capacitance of the input transistor, and the transconductance of the GaAs pHEMT device in units of Siemens (A/V), respectively.
The input impedance of the first stage is critical for N F optimization. Therefore, the values of C 1 , L 1 , L 2 , and R 1 in Figure 1a are selected according to [21], and the input impedance of the GaAs pHEMT device is calculated as shown in [22]. As a result, the impedance seen from the input port of the LNA, i.e., Z in , can be calculated as
Z in = j ω C 1 + j ω L 1 j g m 1 R 2 ω C g s 1 + ( j ω L 2 + R 1 ) / / R 2 + j ω L g 1 ω C g s 1 .
In most of the GaAs LNA designs, an external capacitance between the gate and the source of the first device is required to cancel out the imaginary part of the input impedance Z in [23]. Instead, in this work, Z in is adjusted as close as possible to the optimum wideband input impedance value via evaluating Equation (1) for the parameters L 1 , L 2 , C 1 , and R 1 using manufacturable capacitor, inductor, and resistor values available in PDK.
The voltage gain of a FET device ( A v ) is generally expressed as shown in [24]; since the third device is cascaded to the second device, the total voltage gain ( A o ) of the entire LNA can be expressed as the product of individual voltage gains of these three stages ( A v 1 , A v 2 , and A v 3 ), i.e., A o = A v 3 × A v 2 × A v 1 , which can be obtained as
A o = g m 1 j ω L d 1 1 + g m 2 R 2 ω C d s 1 + R 2 1 + g m 1 R 2 A v 1 × j g m 2 ω L 3 j ω L 4 + 1 j ω C 3 + j ω L 5 + R 3 j ω L g 3 + R 4 j ω C g s 3 + g m 3 R 4 j ω C g s 3 1 + j g m 2 ω L d 1 1 + g m 2 R 2 ω C d s 1 + R 2 A v 2 × g m 3 R 5 R 6 R 7 + 1 j ω C 2 1 + g m 3 R 4 A v 3 .
In Equation (2), to obtain A v 2 , the impedance seen from the drain of the first device, i.e., the output impedance of the first stage Z out 1 , and the input impedance of the third device Z in 3 are required to determine the voltage gain of the second stage. Assuming the large resistance values as open circuit, Z out 1 and Z in 3 can be calculated from the small signal model given in Figure 1b as
Z out 1 = j ω L d 1 1 + g m 1 R 2 ω C d s 1 + R 2 1 g m 2 R 1 ,
Z in 3 = j ω L g 3 + R 4 j ω C g s 3 + g m 3 R 4 j ω C g s 3 ,
where L d and C d s represent the drain inductor and parasitic drain-source capacitance, respectively, as shown in Figure 1b.
A similar evaluation to Z in in Equation (1) is also carried out for A o via evaluating Equation (2) to obtain the widest bandwidth and flattest gain using the available values in PDK. By examining Equation (2), it is observed that the most dominant components influencing A o are L 1 , L 4 , R 2 , and R 4 .

2.3. Parametric Analysis

A parametric sweep is performed for the values of L 1 , L 4 , R 2 , and R 4 to further improve the design. Each of these components are individually varied to demonstrate their effect on A o , while other component values are fixed to the values given in Table 1 to isolate their specific effect on the amplifier characteristics.
Gate inductor L 1 is critical for the flat gain in the frequency range, as shown in Figure 2a. Since L 1 is also a part of the input-matching network, as the value of L 1 is increased from 0.37 nH, S 11 performance of the designed LNA increases, and N F increases as well. When the value of L 1 is increased higher than 1.2 nH, the flatness of the gain deteriorates, as seen in Figure 2a.
According to the analysis results in previous section, it is observed that the inductor L 4 has the highest effect on the gain flatness of the amplifier. As illustrated in Figure 2b, the flatness of the gain is very sensitive to the value of L 4 , and variations in L 4 cause significant deviations in the gain response; specifically, a decrease in L 4 results in reduced voltage gain.
In the proposed design, source degeneration resistors R 2 and R 4 are used instead of inductors to improve the gain flatness and simplify the layout, and are selected as 5 Ω resistors. This design choice, i.e., using resistors instead of inductors, introduces additional thermal noise; however its impact on overall NF remains limited due to the low resistance values. Moreover, it enables better control over gain flatness throughout the frequency band without relying on sensitive on-chip inductors. The values of the resistors have a direct effect on providing high voltage gain since they are located in the denominator of the total voltage gain in Equation (2). In the proposed design, the trade-off between slightly increased NF and improved gain flatness is considered acceptable. Consequently, increasing or decreasing the values of R 2 and R 4 results in degraded NF, and increasing the values of the resistors decreases the forward transmission coefficient S 21 , as shown in Figure 2c,d, as expected.

3. Measurement Results

The proposed LNA MMIC is fabricated using 0.15 µm GaAs pHEMT technology [25], as shown in Figure 3. Specifically, Figure 3a shows the die microphotograph of the fabricated LNA, and Figure 3b illustrates the 3D microscope image of the chip, providing a more detailed view of the layout. The fabricated chip occupies an area of 3 × 1 mm 2 . The supply voltage of the LNA is 3.3 V with a current consumption of 270 mA. It should be emphasized here that there is no need for any off-chip capacitors or inductors for the measurements since all necessary matching, biasing, and decoupling functionalities are fully integrated on-chip, which enables a compact and standalone measurement setup without the need for any external circuit elements. This feature significantly simplifies the test environment, and from one point of view, validates the completeness of the integrated design.
The fabricated LNA was characterized through on-wafer measurements using GSG probes under a FormFactor MPS150 thermal probe station (FormFactor Inc., Livermore, CA, USA). S-parameters were measured using a Rohde & Schwarz ZVA40 vector network analyzer (Rohde & Schwarz GmbH & Co. KG, Munich, Germany). The NF was evaluated by the Y-factor method using a Noisecom NC346B noise source (Noisecom, Parsippany, NJ, USA) and a Keysight N8975A noise figure analyzer (Keysight Technologies, Santa Rosa, CA, USA). For linearity metrics, including output 1-dB compression point (P1dB) and output third-order intercept point (OIP3), measurements were conducted using a Rohde & Schwarz SMB100A signal generator and a spectrum analyzer (Rohde & Schwarz GmbH & Co. KG, Munich, Germany). All DC biases were supplied by a Keysight E3640A DC power supply. During the entire measurement process, ambient conditions were kept thermally stable to ensure accuracy (Keysight Technologies, Santa Rosa, CA, USA).
The measured and simulated S-parameters are presented in Figure 4. As shown in Figure 4, there is good agreement in the simulation and measurement results. It can be seen in Figure 4 that the fabricated LNA achieves a maximum forward gain ( S 21 ) of 18.45 dB at 11 GHz, while the LNA shows minimum and average gains of 15.4 dB and 16.3 dB throughout 1.6 GHz to 14 GHz frequency band, respectively. The gain of the LNA is relatively flat in this band, with a 3 dB fractional bandwidth of 158 %, which is notably wide and highlights the broadband nature of the design. The gain at the start and end of the frequency spectrum, i.e., 1 GHz and 15 GHz frequencies, are 8 dB and 8.9 dB, respectively.
The input return loss ( S 11 ) of the fabricated LNA is measured as −8.8 dB at 1 GHz, and remains below −10 dB from 1.6 GHz to 14 GHz, indicating good input matching over a wide frequency range, as shown in Figure 4. Similarly, the output return loss ( S 22 ) of the LNA is measured as −5 dB at 1 GHz; then, it drops below −10 dB around 3.5 GHz and maintains this level up to 15 GHz. These results demonstrate that both input and output ports are well matched in the intended operating bandwidth, contributing to the amplifier’s overall performance and stability.
In addition, Figure 5a plots the Rollett’s stability factor (k), a widely accepted criterion to assess unconditional stability in microwave circuits [17], which is calculated in AWR Microwave Office using
k = 1 | S 11 | 2 | S 22 | 2 + | S 22 S 11 S 21 S 12 | 2 2 | S 12 | | S 21 | .
Maintaining k > 1 throughout the operating frequency range is essential to ensure robust and predictable performance. It can be seen from Figure 5a that k consistently remains above unity within the entire simulation range and the minimum value of k is 6.37 at 11.3 GHz. This confirms that the proposed LNA design maintains unconditional stability not only within the intended operating band (e.g., 3–12 GHz) but also over a broader spectrum.
Another essential parameter is the noise factor, denoted as F, used to evaluate the noise performance of an amplifier. This metric quantifies the degradation of the signal-to-noise ratio (SNR) as a signal passes through a two-port network and is defined as the ratio between the input and output SNRs, i.e., SNR IN and SNR OUT , respectively [26]:
F = SNR IN SNR OUT = S IN / N IN S OUT / N OUT ,
where S IN and S OUT represent the signal power at the input and output of the amplifier, respectively, and N IN and N OUT denote the corresponding noise powers. F = 1 implies a noise-free amplifier, while values greater than 1 reflect an increased noise contribution. For convenience, this parameter is typically expressed in logarithmic scale in decibels (dB) as the following noise figure:
N F = 10 log 10 ( F ) .
The measured NF is 4.5 dB at 2 GHz and gradually decreases with the frequency increase, falling below 3 dB after 8 GHz. Even though there is a 0.5 dB difference with the simulated and measured NF, their behaviors are similar as seen in Figure 5b.
P1dB and OIP3 characteristics of the LNA are illustrated in Figure 6a and Figure 6b, respectively. Both the measured and simulated P1dB values are in good agreement. The P1dB performance remains relatively flat in the operating frequency range of 1.6 GHz to 14 GHz, exhibiting values above 15.5 dBm throughout this band. This confirms that the amplifier maintains linear behavior under high input power conditions. Similarly, the OIP3 performance maintains values around 25.5 dBm between 3 and 13 GHz. This indicates that the LNA offers robust linearity in terms of third-order intermodulation distortion throughout the wideband operating range. Based on these measurements, the corresponding input-referred third-order intercept point (IIP3) is 8.5 dBm, as seen in Figure 7.

4. Discussion and Comparison

The results presented in the previous section demonstrate the high and broadband gain, gain flatness, linearity, and low noise characteristics of the designed LNA over a wide frequency range, making it highly suitable for broadband RF front-end applications [27]. Table 2 summarizes the important parameters for the designed and fabricated LNA, denoted as “This work,” for both the intended design frequency band and 3 dB frequency band and compares the properties of the LNA and the LNAs based on GaAs pHEMT technology operating within various frequency bands in the literature. The first four rows of Table 2 are specifically selected and gathered because their operating frequency ranges are similar to the proposed LNA.
In order to obtain an intuition about the design, the figure of merit (FOM) [24] is usually calculated. The definition of FOM, which is related to gain in dB, bandwidth ( B W ) in GHz, fractional bandwidth ( B W frac ) in percentage, N F in dB, and DC power consumption ( P dc ) in mW, is given as
FOM = S 21 [ dB ] × B W [ GHz ] × B W frac [ % ] N F [ dB ] × P dc [ mW ] .
The proposed LNA achieves an FOM of 17 %GHz/mW and a fractional bandwidth ( B W frac ) of 120 % for the 3–12 GHz band, and for the 3 dB frequency band FOM increases to 54 %GHz/mW with an increased B W frac of 158%. Compared to the similar works in Table 2, the proposed LNA exhibits a lower FOM for the 3–12 GHz band and an acceptable FOM for the 3 dB frequency band. On the other hand, e.g., in [32], S 22 exceeds −10 dB over a significant portion of the 6–12 GHz band; ref. [28] has a high FOM, its gain varies by 5 dB, and S 22 exceeds −10 dB between 9 and 12.5 GHz. Although ref. [31] reports a high FOM, its input return loss ( S 11 ) remains above −10 dB for a substantial part of its operating bandwidth. Similarly, [34] achieves a higher FOM by targeting higher frequencies but lacks gain flatness. Consequently, designs with higher FOM suffer from significant gain variations, which can reduce their effectiveness in applications requiring flat gain performance. Although some of the works achieve broader bandwidths, they tend to do so with the trade-off of increased power consumption, as in [33], or NF, as in [36].
It is obvious that simply considering the FOM does not provide any insight into the gain flatness. Since the aim of the proposed design is to obtain flat gain over a wide frequency range, as a measure, gain flatness (GF) is introduced to assess the uniformity of the gain in the operating frequency range and evaluated as:
GF = 1 f max f min f min f max S 21 ( f ) S 21 ave S 21 ave d f ,
where S 21 ( f ) is the gain at frequency f and S 21 ave is the average gain over f min to f max . It can be seen from Equation (9) that GF is unit-less and lower GF values indicate a more uniform gain in the frequency range with the promotion of a larger bandwidth.
The GF for the proposed LNA is 0.025 within the 3–12 GHz frequency range, suggesting that its gain stands out compared to the LNAs listed in Table 2. For the 3 dB frequency range of 1.6–14 GHz, the GF is 0.040, which is still noteworthy. Among the referenced studies, only [36] achieves a better GF, but its higher operating frequency and excessive NF reduce its overall performance; eventually, a direct comparison is less meaningful despite its improved gain uniformity. Other studies, including [28,29,30,31,33,34], show considerable gain fluctuations, further highlighting the superiority of the gain flatness of the proposed design.
Consequently, the suggested LNA achieves a reasonable balance between FOM and GF, maintaining both efficiency and consistent gain throughout its operational bandwidth. While the FOM is lower than some prior designs, it provides the best GF over the specified bandwidth, which makes it a viable choice for wideband applications that require both performance consistency and optimized power usage.

5. Conclusions

A UWB LNA utilizing resistive source degeneration, both cascode and cascade topologies, fabricated with a 0.15 µm GaAs pHEMT process, is presented. Simulated and measured S-parameters show good agreement. The LNA achieves a peak gain of 18.45 dB at 11 GHz with a 3 dB bandwidth of 12.4 GHz (1.6–14 GHz). The proposed design offers high gain and low NF without external feedback capacitors. Although it employs conventional topologies, the design stands out for its gain flatness, making it well-suited for volume-limited and power-constrained applications.

Author Contributions

Conceptualization, T.H.E., U.T., S.T. and H.A.Ü.; Methodology, T.H.E., U.T., S.T. and H.A.Ü.; Software, T.H.E., U.T., S.T. and H.A.Ü.; Validation, T.H.E., U.T., S.T. and H.A.Ü.; Formal analysis, T.H.E., U.T., S.T. and H.A.Ü.; Investigation, T.H.E., U.T., S.T. and H.A.Ü.; Resources, T.H.E., U.T., S.T. and H.A.Ü.; Data curation, T.H.E., U.T., S.T. and H.A.Ü.; Writing—original draft, T.H.E., U.T., S.T. and H.A.Ü.; Visualization, T.H.E., U.T., S.T. and H.A.Ü. All authors contributed equally to this work. All authors have read and agreed to the published version of the manuscript.

Funding

This research received no external funding.

Data Availability Statement

Data are contained within the article.

Acknowledgments

The authors are immensely grateful to MEDs Technologies and ar-Qana Technologies under Synesys Group (Singapore) for their support in the production phase. The authors also would like to thank the National Metrology Institute of TUBITAK (the Scientific and Technological Research Council of Turkiye) for their cooperation in the measurement of NF.

Conflicts of Interest

The authors declare no conflicts of interest. This paper reflects the views of the scientists and not those of the company or institute.

References

  1. Lin, Y.S.; Liao, K.N. A concurrent multiband InGaP-GaAs HBT LNA for 1.8/1.9-GHz GSM, 2.4/4.9/5.2/5.7-GHz WLAN, and 5–7-GHz ultra-wideband (UWB) system applications. Microw. Opt. Technol. Lett. 2006, 48, 110–114. [Google Scholar] [CrossRef]
  2. Abidi, A.; Leete, J. De-embedding the noise figure of differential amplifiers. IEEE J. Solid-State Circuits 1999, 34, 882–885. [Google Scholar] [CrossRef]
  3. He, L.; Hu, J.; Gao, B. A 6.5–16.5 GHz low noise amplifier based on GaAs pHEMT. In Proceedings of the 2021 IEEE 3rd International Conference on Circuits and Systems (ICCS), Chengdu, China, 29–31 October 2021; pp. 144–149. [Google Scholar]
  4. Sakalas, M.; Sakalas, P. Design of a wideband, 4–42.5 GHz low noise amplifier in 0.25 μm GaAs pHEMT technology. In Proceedings of the 2020 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS), Monterey, CA, USA, 16–19 November 2020; IEEE: New York, NY, USA, 2020; pp. 1–4. [Google Scholar]
  5. Wang, Z.; Hou, D.; Chen, J.; Chen, Z.; Yan, P.; Zhang, L.; Hong, W. A Q-band self-biased LNA in 0.1-μm GaAs pHEMT technology. In Proceedings of the 2019 12th UK-Europe-China Workshop on Millimeter Waves and Terahertz Technologies (UCMMT), London, UK, 20–22 August 2019; IEEE: New York, NY, USA, 2019; pp. 1–4. [Google Scholar]
  6. Lee, L.Y.; Wang, Y.; Wang, H. A 25–31 GHz LNA in GaAs 0.15-μm pHEMT. In Proceedings of the 2021 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Hualien, Taiwan, 25–27 August 2021; IEEE: New York, NY, USA, 2021; pp. 1–3. [Google Scholar]
  7. Hsu, M.T.; Chih, T.Y.; Li, G.R. 1.5 V 5 GHz low noise amplifier with source degeneration. In Proceedings of the 2006 Asia-Pacific Microwave Conference, Yokohama, Japan, 12–15 December 2006; IEEE: New York, NY, USA, 2006; pp. 405–408. [Google Scholar]
  8. Wei, D.; Zhang, J.; Wu, T.; Ma, S.; Ren, J. A 22–40.5 GHz UWB LNA design in 0.15 µm GaAs. In Proceedings of the 2019 IEEE 13th International Conference on ASIC (ASICON), Chongqing, China, 29 October–1 November 2019; IEEE: New York, NY, USA, 2019; pp. 1–4. [Google Scholar]
  9. Wang, X.; Men, T.; Cheng, B. A 6–18 GHz low noise amplifier with 19 dBm OP1dB and 2.6 ± 0.3 dB NF in 0.15 μm GaAs process. Electronics 2025, 14, 1600. [Google Scholar] [CrossRef]
  10. Huang, W.C.; Chiong, C.C.; Wang, H. A fully-integrated S band differential LNA in 0.15-μm GaAs pHEMT for radio astronomical receiver. In Proceedings of the 2018 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Melbourne, Australia, 15–17 August 2018; pp. 1–3. [Google Scholar]
  11. Chou, C.F.; Chang, Y.C.; Wang, H.; Chiog, C.C. High gain fully on-chip LNAs with wideband input matching in 0.15-μm GaAs pHEMT for radio astronomical telescope. In Proceedings of the 2015 European Microwave Conference (EuMC), Paris, France, 7–10 September 2015; pp. 235–238. [Google Scholar]
  12. Akter, M.S.; Sehgal, R.; Bult, K. A resistive degeneration technique for linearizing open-loop amplifiers. IEEE Trans. Circuits Syst. II Express Briefs 2020, 67, 2322–2326. [Google Scholar] [CrossRef]
  13. Abdalrahman, F.; Longhi, P.E.; Ciccognani, W.; Colangeli, S.; Serino, A.; Limiti, E. Design methodology and robustness analysis of a 13–15 GHz three stage low noise amplifier in pHEMT GaAs technology. Electronics 2025, 14, 2206. [Google Scholar] [CrossRef]
  14. Yang, L.Y.; Chen, H.S.; Chen, Y.J.E. A 2.4 GHz fully integrated cascode-cascade CMOS Doherty power amplifier. IEEE Microw. Wirel. Compon. Lett. 2008, 18, 197–199. [Google Scholar] [CrossRef]
  15. Qin, P.; Xue, Q. Design of wideband LNA employing cascaded complimentary common gate and common source stages. IEEE Microw. Wirel. Compon. Lett. 2017, 27, 587–589. [Google Scholar] [CrossRef]
  16. Jeong, G.; Joo, T.; Hong, S. A highly linear and efficient CMOS power amplifier with cascode–cascade configuration. IEEE Microw. Wirel. Compon. Lett. 2017, 27, 596–598. [Google Scholar] [CrossRef]
  17. Pozar, D.M. Microwave Engineering: Theory and Techniques; John Wiley & Sons: Hoboken, NJ, USA, 2021. [Google Scholar]
  18. Riad, T.; Jing, Q. A nonlinear s parameters behavioral model for RF LNAs. In Proceedings of the 2nd Asia Symposium on Quality Electronic Design (ASQED), Penang, Malaysia, 3–4 August 2010; pp. 106–111. [Google Scholar]
  19. Tsai, M.D.; Deng, K.L.; Wang, H.; Chen, C.H.; Chang, C.S.; Chern, J. A miniature 25-GHz 9-dB CMOS cascaded single-stage distributed amplifier. IEEE Microw. Wirel. Compon. Lett. 2004, 14, 554–556. [Google Scholar] [CrossRef]
  20. Wang, X.; Weber, R. Design of a CMOS low noise amplifier (LNA) at 5.8 GHz and its sensitivity analysis. In Proceedings of the 11th NASA Symbosium, Chicago, IL, USA, 9–11 July 2003; pp. 2524–2529. [Google Scholar]
  21. Zhang, H.; Fan, X.; Sinencio, E.S. A low power, linearized, ultra-wideband LNA design technique. IEEE J. Solid-State Circuits 2009, 44, 320–330. [Google Scholar] [CrossRef]
  22. Razavi, B.; Behzad, R. RF Microelectronics; Prentice Hall: New York, NY, USA, 2012; Volume 2. [Google Scholar]
  23. Sreekumar, R.; Nasrollahpour, M.; Hamedi-hagh, S. Cascode stage based LNA for bluetooth applications in 45 nm CMOS technology. In Proceedings of the 2017 New Generation of CAS (NGCAS), Genova, Italy, 7–9 September 2017; pp. 145–148. [Google Scholar]
  24. Gray, P.R.; Hurst, P.J.; Lewis, S.H.; Meyer, R.G. Analysis and Design of Analog Integrated Circuits; John Wiley & Sons: Hoboken, NJ, USA, 2024. [Google Scholar]
  25. Dilshad, U.; Chen, C.; Altaf, A.; Miao, J. An ultra broadband K/Ka-band (17–40 GHz) LNA MMIC in 0.15 μm GaAs pHEMT. In Proceedings of the 2019 International Conference on Microwave and Millimeter Wave Technology (ICMMT), Guangzhou, China, 19–22 May 2019; pp. 1–3. [Google Scholar]
  26. Gonzalez, G. Microwave Transistor Amplifiers: Analysis and Design; Prentice Hall: Englewood Cliffs, NJ, USA, 1997; Volume 2. [Google Scholar]
  27. Chen, W.H.; Liu, G.; Zdravko, B.; Niknejad, A.M. A highly linear broadband CMOS LNA employing noise and distortion cancellation. IEEE J. Solid-State Circuits 2008, 43, 1164–1176. [Google Scholar] [CrossRef]
  28. Yan, X.; Zhang, J.; Luo, H.; Gao, S.P.; Guo, Y. A compact 1.0–12.5-GHz LNA MMIC with 1.5-dB NF based on multiple resistive feedback in 0.15-μm GaAs pHEMT technology. IEEE Trans. Circuits Syst. I Regul. Pap. 2023, 70, 1450–1462. [Google Scholar] [CrossRef]
  29. de Hek, P.; Van Caekenberghe, K.; van Dijk, R. A 3–14 GHz pseudo-differential distributed low noise amplifier. In Proceedings of the 5th European Microwave Integrated Circuits Conference, Paris, France, 27–28 September 2010; pp. 337–340. [Google Scholar]
  30. Zhang, H.; Qian, G.; Zhong, W.; Liu, C. A 3–15 GHz ultra-wideband 0.15-μm pHEMT low noise amplifier design. In Proceedings of the 2016 IEEE International Conference on Communication Systems (ICCS), Shenzhen, China, 14–16 December 2016; pp. 1–4. [Google Scholar]
  31. Fan, T.H.; Chiong, C.C.; Wang, H. A 3.3 to 11.3 GHz differential LNA with slight imbalance active balun in 0.15-μm GaAs pHEMT process for radio astronomical receiver. In Proceedings of the 2021 16th European Microwave Integrated Circuits Conference (EuMIC), London, UK, 3–4 April 2022; pp. 257–260. [Google Scholar]
  32. Zhang, X.; Wang, K.; Liang, X.; Yan, Y. A 6–21-GHz wideband novel current reuse LNA with simultaneous noise and input matching. IEEE Microw. Wirel. Technol. Lett. 2023, 33, 1167–1170. [Google Scholar] [CrossRef]
  33. Hu, J.; Ma, K.; Mou, S.; Meng, F. A seven octave broadband LNA MMIC using bandwidth extension techniques and improved active load. IEEE Trans. Circuits Syst. I Regul. Pap. 2018, 65, 3150–3161. [Google Scholar] [CrossRef]
  34. Hu, J.; Ma, K. A 1–40-GHz LNA MMIC using multiple bandwidth extension techniques. IEEE Microw. Wirel. Compon. Lett. 2019, 29, 336–338. [Google Scholar] [CrossRef]
  35. Yao, J.; Sun, X.; Lin, B. 1.5–2.7 GHz ultra low noise bypass LNA. In Proceedings of the 2014 IEEE MTT-S International Microwave Symposium (IMS2014), Tampa, FL, USA, 1–6 June 2014; pp. 1–3. [Google Scholar]
  36. Li, Z.; Yan, P.; Chen, J.; Hou, D. A wide bandwidth W band LNA in GaAs 0.1 μm pHEMT technology. In Proceedings of the 2020 IEEE MTT-S International Wireless Symposium (IWS), Shanghai, China, 20–23 September 2020; pp. 1–3. [Google Scholar]
Figure 1. The schematics of (a) the proposed three staged LNA and (b) the small signal model of the GaAs pHEMT device.
Figure 1. The schematics of (a) the proposed three staged LNA and (b) the small signal model of the GaAs pHEMT device.
Electronics 14 03272 g001
Figure 2. Change in S 21 , i.e., A o with respect to the frequency and various values of (a) L 1 , (b) L 4 , (c) R 2 , and (d) R 4 .
Figure 2. Change in S 21 , i.e., A o with respect to the frequency and various values of (a) L 1 , (b) L 4 , (c) R 2 , and (d) R 4 .
Electronics 14 03272 g002
Figure 3. (a) Chip microphotograph and (b) 3D microscope photograph of the manufactured LNA MMIC.
Figure 3. (a) Chip microphotograph and (b) 3D microscope photograph of the manufactured LNA MMIC.
Electronics 14 03272 g003
Figure 4. Measured and simulated S-parameters.
Figure 4. Measured and simulated S-parameters.
Electronics 14 03272 g004
Figure 5. (a) Roulette stability factor (k) and (b) measured and simulated NF.
Figure 5. (a) Roulette stability factor (k) and (b) measured and simulated NF.
Electronics 14 03272 g005
Figure 6. Measured and simulated (a) P1dB and (b) OIP3.
Figure 6. Measured and simulated (a) P1dB and (b) OIP3.
Electronics 14 03272 g006
Figure 7. P1dB and OIP3 based on the measured gain and compression point. The vertical arrow points the IIP3.
Figure 7. P1dB and OIP3 based on the measured gain and compression point. The vertical arrow points the IIP3.
Electronics 14 03272 g007
Table 1. Component values used in the designed LNA.
Table 1. Component values used in the designed LNA.
ParameterValueParameterValueParameterValue
L 1 0.37 nH C 2 4.16 pF R 5 60 Ω
L 2 1.2 nH C 3 4.16 pF R 6 300 Ω
L 3 6.7 nH R 1 70 Ω R 7 1680 Ω
L 4 0.9 nH R 2 5 Ω M 1 4 × 70 ( μ m) CPW
L 5 1.2 nH R 3 92 Ω M 2 4 × 40 ( μ m) CPW
C 1 4.16 pF R 4 5 Ω M 3 4 × 40 ( μ m) CPW
Table 2. Comparison of the designed and fabricated LNA and the LNAs in the literature.
Table 2. Comparison of the designed and fabricated LNA and the LNAs in the literature.
Ref.Tech.
GaAs
pHEMT
B W
[GHz]
B W frac
[%]
Gain
[dB]
Pdc
[mW]
N F
[dB]
Chip
Area
[mm2]
FOM
[%GHz/
mW]
GF
[28]0.15 µm1–12.51652387.51.25–2.531940.033
[29]0.15 µm3–1412218600<2.37.4417.50.033
[30]0.15 µm3–15133282002.52890.047
[31]0.15 µm3.3–11.310928.5855–26780.114
[32]0.15 µm6–21111231351.03–1.761.041610.030
[33]0.15 µm0.1–20198285053.1–5.81.53380.046
[34]0.15 µm1–40170.2262072.8–3.90.062390.055
[35]0.25 µm1.5–2.757203000.4–0.895.70.059
[36]0.1 µm73–10132.223965.5–5.70.98380.020
This
work
0.15 µm3-12120182702.5-4.33170.025
This
work *
0.15 µm1.6-14158182702.9–4.93540.040
* 3 dB frequency band.
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Haykir Ergin, T.; Tuncel, U.; Topaloglu, S.; Ülkü, H.A. Design and Analysis of 3–12 GHz UWB Flat Gain LNA in 0.15 µm GaAs pHEMT Technology. Electronics 2025, 14, 3272. https://doi.org/10.3390/electronics14163272

AMA Style

Haykir Ergin T, Tuncel U, Topaloglu S, Ülkü HA. Design and Analysis of 3–12 GHz UWB Flat Gain LNA in 0.15 µm GaAs pHEMT Technology. Electronics. 2025; 14(16):3272. https://doi.org/10.3390/electronics14163272

Chicago/Turabian Style

Haykir Ergin, Tugba, Utku Tuncel, Serkan Topaloglu, and Hüseyin Arda Ülkü. 2025. "Design and Analysis of 3–12 GHz UWB Flat Gain LNA in 0.15 µm GaAs pHEMT Technology" Electronics 14, no. 16: 3272. https://doi.org/10.3390/electronics14163272

APA Style

Haykir Ergin, T., Tuncel, U., Topaloglu, S., & Ülkü, H. A. (2025). Design and Analysis of 3–12 GHz UWB Flat Gain LNA in 0.15 µm GaAs pHEMT Technology. Electronics, 14(16), 3272. https://doi.org/10.3390/electronics14163272

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop