Electrostatic Discharge Characteristics of SiGe Source/Drain PNN Tunnel FET
Abstract
1. Introduction
2. Basic Concept of Electrostatic Discharge (ESD) Protection TFET
3. Device Structure and Simulation Setup
4. Simulation Results and Discussion
5. Optimization of SiGe S/D PNN TFET Device Parameters
6. Conclusions
Author Contributions
Funding
Acknowledgments
Conflicts of Interest
References
- Cristoloveanu, S.; Wan, J.; Zaslavsky, A. A review of sharp switching devices for ultra-low power applications. IEEE J. Electron Devices Soc. 2016, 4, 215–226. [Google Scholar] [CrossRef]
- Hueting, R.J.E. The Balancing Act in Ferroelectric Transistors: How Hard Can It Be? Micromachines 2018, 9, 582. [Google Scholar] [CrossRef]
- Seabaugh, A.C.; Zhang, Q. Low-Voltage Tunnel Transistors for Beyond CMOS Logic. Proc. IEEE 2010, 98, 2095–2110. [Google Scholar] [CrossRef]
- Ionescu, A.M.; Riel, H. Tunnel field-effect transistors as energy-efficient electronic switches. Nat. Cell Biol. 2011, 479, 329–337. [Google Scholar] [CrossRef]
- Chen, S.; Wang, S.; Liu, H.; Li, W.; Wang, Q.; Wang, X. Symmetric U-Shaped Gate Tunnel Field-Effect Transisto. IEEE Trans. Electron Devices 2017, 64, 1343–1349. [Google Scholar] [CrossRef]
- Krishnamohan, T.; Kim, D.; Raghunathan, S.; Saraswat, K. Double-Gate Strained-Ge Heterostructure Tunneling FET (TFET) with record high drive currents and ≪60mV/dec subthreshold slope. In Proceedings of the 2008 IEEE International Electron Devices Meeting, IEEE, San Francisco, CA, USA, 15–17 December 2008; pp. 1–3. [Google Scholar]
- Dewey, G.; Chukung, B.; Boardman, J.; Fastenau, J.M.; Kavalieros, J.; Kotlyar, R.; Liu, W.K.; Lubyshev, D.I.; Metz, M.V.; Mukherjee, N.; et al. Fabrication, characterization, and physics of IIIV heterojunction tunneling Field Effect Transistors (H-TFET) for steep sub-threshold swing. In Proceedings of the 2011 International Electron Devices Meeting, IEEE, Washington, DC, USA, 5–7 December 2011; pp. 6–33. [Google Scholar]
- Tomioka, K.; Yoshimura, M.; Fukui, T. Steep-slope tunnel field-effect transistors using IIIV nanowire/Si heterojunction. In Proceedings of the 2012 Symposium on VLSI Technology (VLSIT), IEEE, Honolulu, HI, USA, 12–14 June 2012; pp. 47–48. [Google Scholar]
- Rajoriya, A.; Shrivastava, M.; Gossner, H.; Schulz, T.; Rao, V.R. Sub 0.5 V Operation of Performance Driven Mobile Systems Based on Area Scaled Tunnel FET Devices. IEEE Trans. Electron Devices 2013, 60, 2626–2633. [Google Scholar] [CrossRef]
- Asra, R.; Shrivastava, M.; Murali, K.V.R.M.; Pandey, R.K.; Gossner, H.; Rao, V.R. A Tunnel FET for VDD Scaling Below 0.6 V with a CMOS-Comparable Performance. IEEE Trans. Electron Devices 2011, 58, 1855–1863. [Google Scholar] [CrossRef]
- Yuan, W.; Song, J.; Lei, S.; Gang, Z.; Xing, Z. Design of grid-coupled electrostatic discharge protection structure. Acta Phys. 2007, 12, 7242–7247. [Google Scholar]
- Liou, J.J. Challenges of designing electrostatic discharge (ESD) protection in modern and emerging CMOS technologies. In Proceedings of the 2013 International Symposium on Next-Generation Electronics, Kaohsiung, Taiwan, 25–26 February 2013; pp. 1–3. [Google Scholar]
- Li, J.; Mishra, R.; Shrivastava, M.; Yang, Y.; Gauthier, R.; Russ, C. Technology scaling effects on the ESD performance of silicide-blocked PMOSFET devices in nanometer Conventional CMOS technologies. In Proceedings of the EOS/ESD Symposium Proceedings, Anaheim, CA, USA, 11–16 September 2011; pp. 1–5. [Google Scholar]
- Shrivastava, M.; Agrawal, M.; Mahajan, S.; Gossner, H.; Schulz, T.; Sharma, D.K.; Rao, V.R. Physical Insight Toward Heat Transport and an Improved Electrothermal Modeling Framework for FinFET Architectures. IEEE Trans. Electron Devices 2012, 59, 1353–1363. [Google Scholar] [CrossRef]
- Sithanandam, R.; Kumar, M.J. A new on-chip ESD strategy using TFETs-TCAD based device and network simulations. IEEE J. Electron Devices Soc. 2018, 6, 298–308. [Google Scholar] [CrossRef]
- Galy, P.; Athanasiou, S. Preliminary results on TFET—Gated diode in thin silicon film for IO design & ESD protection in 28nm UTBB FD-SOI CMOS technology. In Proceedings of the 2016 International Conference on IC Design and Technology (ICICDT), IEEE, Ho Chi Minh City, Vietnam, 27–29 June 2016; pp. 1–4. [Google Scholar]
- Kranthi, N.K.; Shrivastava, M. ESD Behavior of Tunnel FET Devices. IEEE Trans. Electron Devices 2016, 64, 28–36. [Google Scholar] [CrossRef]
- Yang, Z.; Zhang, Y.; Yang, Y.; Yu, N. Investigation of the Double Current Path Phenomenon in Gate-Grounded Tunnel FET. IEEE Electron Device Lett. 2017, 39, 103–106. [Google Scholar] [CrossRef]
- Mitra, S.K.; Bhowmick, B. Physics-based capacitance model of Gate-on-Source/Channel SOI TFET. Micro Nano Lett. 2018, 13, 1672–1676. [Google Scholar] [CrossRef]
- Darwin, S.; Samuel, T.S.A. A Holistic Approach on Junctionless Dual Material Double Gate (DMDG) MOSFET with High k Gate Stack for Low Power Digital Applications. Silicon 2020, 12, 393–403. [Google Scholar] [CrossRef]
- Lu, H.; Esseni, D.; Seabaugh, A. Universal analytic model for tunnel FET circuit simulation. Solid-State Electron. 2015, 108, 110–117. [Google Scholar] [CrossRef]
- Jung, Y.H.; Kang, I.M.; Cho, S. Analysis of tunneling field-effect transistor with germanium source junction using small-signal equivalent circuit. Microw. Opt. Technol. Lett. 2018, 60, 2922–2927. [Google Scholar]
- Suman Kr., M.; Brinda, B. Impact of Temperature and Fixed Oxide Charge Variation on Performance of Gate-on-Source/Channel SOI TFET and Its Circuit Application. J. Nanoelectron. Optoelectron. 2018, 13, 1630–1640. [Google Scholar]
- Patel, J.; Sharma, D.; Yadav, S.; Lemtur, L.; Suman, P. Performance improvement of nano wire TFET by hetero-dielectric and hetero-material: At device and circuit level. Microelectron. J. 2019, 85, 72–82. [Google Scholar] [CrossRef]
- Strangio, S.; Settino, F.; Palestri, P.; Lanuzza, M.; Crupi, F.; Esseni, D.; Selmi, L. Digital and analog TFET circuits: Design and benchmark. Solid State Electron. 2018, 146, 50–65. [Google Scholar] [CrossRef]
- Aslam, M.; Sharma, D.; Soni, D.; Yadav, S.; Raad, B.R.; Yadav, D.S.; Sharma, N.K. Effective design technique for improvement of electrostatics behaviour of dopingless TFET: Proposal, investigation and optimisation. Micro Nano Lett. 2018, 13, 1480–1485. [Google Scholar] [CrossRef]
- Yang, Z.; Yu, N.; Liou, J.J. Impact of the gate structure on ESD characteristic of tunnel field-effect transistors. In Proceedings of the 2018 7th International Symposium on Next Generation Electronics (ISNE), IEEE, Taipei, Taiwan, 7–9 May 2018; pp. 1–4. [Google Scholar]
- Yang, Z.; Yang, Y.; Yu, N.; Liou, J.J. Improving ESD Protection Robustness Using SiGe Source/Drain Regions in Tunnel FET. Micromachines 2018, 9, 657. [Google Scholar] [CrossRef]
- Synopsys. User Manual, version I-2013.03, Synopsys TCAD Sentaurus; Synopsys: San Jose, CA, USA, 2013. [Google Scholar]
- Galy, P. Electro Static Discharge (ESD) one real life event: Physical impact and protection challenges in advanced CMOS technologies. In Proceedings of the 2014 International Semiconductor Conference (CAS), IEEE, Sinaia, Romania, 13–15 October 2014; pp. 31–34. [Google Scholar]
Publisher’s Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations. |
© 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
Share and Cite
Wang, Y.; Mao, Y.; Ji, Q.; Yang, M.; Yang, Z.; Lin, H. Electrostatic Discharge Characteristics of SiGe Source/Drain PNN Tunnel FET. Electronics 2021, 10, 454. https://doi.org/10.3390/electronics10040454
Wang Y, Mao Y, Ji Q, Yang M, Yang Z, Lin H. Electrostatic Discharge Characteristics of SiGe Source/Drain PNN Tunnel FET. Electronics. 2021; 10(4):454. https://doi.org/10.3390/electronics10040454
Chicago/Turabian StyleWang, You, Yu Mao, Qizheng Ji, Ming Yang, Zhaonian Yang, and Hai Lin. 2021. "Electrostatic Discharge Characteristics of SiGe Source/Drain PNN Tunnel FET" Electronics 10, no. 4: 454. https://doi.org/10.3390/electronics10040454
APA StyleWang, Y., Mao, Y., Ji, Q., Yang, M., Yang, Z., & Lin, H. (2021). Electrostatic Discharge Characteristics of SiGe Source/Drain PNN Tunnel FET. Electronics, 10(4), 454. https://doi.org/10.3390/electronics10040454