Next Article in Journal
Bridging Quantum Capacitance and Experimental Electrochemical Performance in 2D Materials for Supercapacitors: From Density of States to Device-Level Interpretation
Previous Article in Journal
Measurements of Electronic Band Structure in CeCoGe3 by Angle-Resolved Photoemission Spectroscopy
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Two-Dimensional Tunable Reactance Element Free from Electromagnetic Coupling

1
Department of Materials Science and Engineering, Kyushu Institute of Technology, 1-1 Senshuimachi, Tobata, Kitakyushu 804-8550, Fukuoka, Japan
2
Mathematical Research Center, Shandong University, 5 Hongjialou Road, Jinan 250100, China
*
Author to whom correspondence should be addressed.
Condens. Matter 2026, 11(1), 9; https://doi.org/10.3390/condmat11010009
Submission received: 25 December 2025 / Revised: 26 February 2026 / Accepted: 26 February 2026 / Published: 2 March 2026
(This article belongs to the Section Physics of Materials)

Abstract

A capacitor modeled as a parallel combination of a resistance ( R ) and a capacitance ( C ) exhibits three distinct operating regimes when both parameters depend on the applied voltage (V): a positive-capacitance regime ( d R / R > d V / V ), an Ohmic regime ( d R / R = d V / V ), and a negative-capacitance regime ( d R / R < d V / V ). In the limit ( R ), the device behaves as a conventional permittivity-based capacitor, whereas in the limit ( R 0 ), negative capacitance emerges due to nonlinear current–voltage characteristics. To verify this mechanism, we fabricated nanometer-spaced two-electrode structures using multi-walled carbon nanotubes (MWCNTs) and Si crystals. The measurements confirmed negative capacitance consistent with theoretical predictions. Unlike ferroelectric negative capacitance, the effect demonstrated here arises solely from the nonlinear I–V characteristics at the electrode interfaces, without involving any ferroelectric polarization dynamics. This negative capacitance can be interpreted as an equivalent inductance, enabling a two-dimensional tunable reactance element (TDTRE) that operates without electromagnetic coupling and is compatible with conventional IC technologies.

1. Introduction

Classical circuits are composed of passive elements—resistors ( R s), capacitors ( C s), and inductors ( L s). The development of semiconductor devices and advanced materials has introduced active elements such as diodes and transistors, greatly expanding circuit functionality and application domains [1,2,3]. In recent years, unconventional passive elements such as negative resistance and negative capacitance have also been reported [4,5,6,7]. Early studies of nonlinear current–voltage (I–V) characteristics in vacuum tubes and gas-discharge devices revealed regimes in which current decreases with increasing voltage, forming the basis of negative differential resistance. The tunnel diode invented by Esaki et al. [8,9] exhibits a pronounced negative-resistance region and has inspired extensive research into its mechanisms and applications. As discussed below, negative resistance plays a critical role in the emergence of negative capacitance.
Recently, fully two-dimensional inductive elements that operate without coils or magnetic fields have been proposed [10,11]. Because their operating principles differ fundamentally from those of conventional inductors, they offer significant potential for integration and miniaturization. Planar implementations enable on-chip inductors suitable for high-frequency and resonant circuits. In the GHz bands used for RF communications and 5G/6G systems, conventional coil-type inductors face limitations in size and energy loss, making planar reactance elements a promising alternative. In coil-free power circuits, realizing inductance without wound coils for DC–DC converters and output filters could enable thinner and lighter power-supply designs.
This paper investigates the physical origin, quantitative characteristics, and implementation challenges of planar inductive elements. Building on this foundation, we propose a method for realizing a two-dimensional tunable reactance element (TDTRE), supported by both theoretical analysis and experimental validation.

2. Theory and Practice of Negative Capacitance

2.1. Definition and Background

The concept of negative capacitance has attracted considerable attention in recent years. In 1986, Jonscher discussed its physical origin and defined it as a phenomenon in which the current temporarily decreases in response to a voltage step in the time domain [12]. Since then, negative-capacitance effects in ferroelectric materials have been widely studied, particularly for transistor gate control. Since the 2010s, research groups at institutions such as Stanford and Bell Labs have demonstrated negative-capacitance field-effect transistors (NC-FETs), which are promising for low-power electronics [13,14].
Traditionally, negative capacitance has been attributed to intrinsic ferroelectric properties of a dielectric layer between electrodes, where the interplay between ferroelectric and dielectric responses can yield an effective capacitance that becomes either positive or negative [13,15,16]. Because a capacitor is inherently non-polar, negative capacitance is a phenomenological description of an apparent reduction or even a sign reversal of the effective capacitance.
In contrast, the present work reports negative capacitance that does not originate from ferroelectricity but from a circuit phenomenon produced by controlling the capacitor’s I–V characteristic. Specifically, negative capacitance appears when the current lags the voltage in phase. Because no free charge remains on the plates when power is removed, we refer to this behavior as volatile negative capacitance.

2.2. Ferroelectric-Origin Negative Capacitance

When ferroelectric material is used as the dielectric layer, its free-energy profile can produce responses that differ markedly from those of conventional capacitors. The free-energy landscape typically exhibits a bistable double-well shape as a function of polarization, with a region of negative curvature between the wells. In this region, the polarization response to an applied electric field—that is, the differential capacitance—can become negative [13,15,16,17].
Such negative capacitance is thermodynamically unstable in an isolated ferroelectric layer and is typically stabilized by connecting it in series with a paraelectric or dielectric layer. When the ferroelectric layer traverses the negative-capacitance region, the overall voltage response becomes nonlinear, resulting in internal voltage amplification. This effect is of particular interest for reducing the subthreshold slope (SS) of transistors below 60 mV/dec and is being actively pursued for NC-FET applications [18,19].
Domain structure, interface states, film thickness, and crystallinity strongly influence the manifestation of negative capacitance, and precise control of these factors is essential for stable operation. HfO2-based ferroelectrics are particularly promising because of their compatibility with CMOS processes [15,20,21,22].

2.2.1. Basic Theory

Negative capacitance arises when the curvature of free energy with respect to polarization is negative. Let the free-energy density be F(P), and let the electric field E be given by the following [23]:
E = d F d P
For a capacitor, the terminal voltage V is ( V = E · δ ), where δ is dielectric thickness, and the terminal charge density corresponds to Q . The differential capacitance is
C d Q d V = d P d V = d P δ d E
Differentiating E = d F / d P with respect to P yields
d P d E = d 2 F d P 2 1
Thus,
C = d P δ d E = 1 δ d 2 F d P 2 1
Therefore, if d 2 F / d P 2 < 0 , then d P / d E < 0 , and the differential capacitance C becomes negative. In equilibrium, the free energy must be minimized, requiring d 2 F / d P 2 > 0 . Regions with negative curvature are unstable, and the system transitions to a nearby stable state via polarization switching or domain formation.
Experimentally observed negative capacitance often arises from transient rather than static equilibrium responses. Delayed processes associated with domain formation or polarization reversal (domain-wall motion, relaxation dynamics, or interfacial decay) can cause the current response to a voltage step to temporarily reverse [23].

2.2.2. Applications and Challenges

Ferroelectric negative capacitance has been widely explored for voltage amplification and low-power electronics [24]. Its underlying physical mechanisms have been investigated through theoretical modeling and TCAD simulations, which elucidate the ferroelectric energy landscape and device-level behavior [24]. In parallel, significant progress has been made in HfO2-based ferroelectric thin films and interface engineering, improving material stability and compatibility with CMOS processes [25]. Despite these advances, several challenges remain.
A major challenge is hysteresis, which can arise from oxygen-vacancy dynamics, domain interactions, or interfacial charge trapping [26]. Achieving hysteresis-free operation requires careful control of ferroelectric thickness, interface states, and leakage pathways [25]. Furthermore, distinguishing between volatile and nonvolatile polarization responses is essential, as different applications—such as steep-slope transistors and memory devices—require different switching characteristics [27].
Overall, ferroelectric negative capacitance remains a promising pathway toward ultralow-power transistors and advanced memory devices, but continued progress in materials optimization, interface control, and device-level modeling is required to ensure stable and application-specific performance.

2.3. Negative Capacitance Originating from Current–Voltage Characteristics

In ferroelectric capacitors, voltage-induced changes in permittivity can reduce the effective capacitance due to intrinsic material nonlinearity. However, aside from specific ferroelectrics such as HfO2, this effect is negligible in conventional dielectrics. A defining feature of such systems is the accumulation of nonvolatile free charge on both electrodes.
In this study, we demonstrate negative capacitance by deliberately introducing nonlinear I–V characteristics between electrodes. Specifically, we induce negative capacitance by driving field-emission currents at two electrode interfaces and tailoring the resulting I–V response [10,11]. Field-emission current follows the Fowler–Nordheim relation ( I = a V 2 e b / V ) [28], which strongly deviates from Ohm’s law. In our recent work, we observed negative capacitance in a capacitor formed by two electrodes separated by a vacuum gap. Unlike ferroelectric negative capacitance, this form is volatile because the accumulated free charge dissipates when power is removed.

2.3.1. Basic Theory

A conventional capacitor can be modeled as a parallel combination of a capacitance ( C ) and a leakage-related resistance ( R ). When a constant current source I 0 is applied, the capacitor voltage is determined by the currents flowing through ( C ) and ( R ):
I C = I 0 I R = I 0 V R
The accumulated charge Q is
Q = t I C   d t = t ( I 0 V R ) d t
Assuming I 0 is constant and ( R ( V ) ) depends on the applied voltage, the differential capacitance becomes
C = d Q d V = t 1 R ( V R d R d V 1 ) d t
In Equation (7), all differentials such as ( d R ) and ( d V ) are taken with respect to the DC bias voltage (V). That is, d R ( d R / d V ) · d V , and ( d V ) represents an infinitesimal change in the DC bias.
Using this definition, the sign of the differential capacitance ( C = differential capacitance) can be expressed unambiguously as follows:
I . C > 0   i f   1 R · d R d V > 1 V ,
I I . C = 0   i f   1 R · d R d V = 1 V ,
I I I . C < 0   i f   1 R · d R d V = 1 V ,
Although Equation (7) contains a time integral, the sign of ( C ) is determined solely by the differential relation between R ( V ) and ( V ), because the pre-factor I 0 is positive and the integral kernel is strictly positive. Therefore, the sign of ( d Q / d V ) is governed by the relative variations of ( R ( V ) ) and ( V ). These inequalities follow directly from Equation (7) by differentiating ( Q ( V ) ) with respect to ( V ) and comparing the relative variations of ( d R / R ) and ( d V / V ).
In the small-signal limit, the device is modeled as a parallel RC element, and the admittance is written as Y ω = 1 / R ( V ) + j ω C ( V ) . From the measured impedance Z ( ω ) , the admittance is obtained as Y ( ω ) = 1 / Z ( ω ) . The differential capacitance is then extracted from the imaginary part of the admittance: C V = I m Y ω / ω   ( ω 0 ) . The characteristic time constant is defined as τ V = R V · C ( V ) , which corresponds to the relaxation time of the small-signal response.
Throughout the extraction procedure, we adopt a parallel RC representation for determining ( R V ) and ( C ( V ) ) from the admittance Y ( ω ) = 1 / Z ( ω ) . For interpreting the negative imaginary component of the impedance, we additionally use a series RLC representation. The sign of L e f f directly reflects the sign of the differential capacitance.
In the first regime, the relative change in resistance exceeds that of voltage. Rewriting the condition,
d   l n R d   l n V > 0   o r   d   l n R V > 0
indicating that the ratio ( R / V ) increases with ( V ). Consequently, the resistive current decreases, allowing charge to accumulate on the plates, which corresponds to positive differential capacitance.
High-resistance dielectric capacitors often exhibit conduction mechanisms such as polarization current [29], leakage current [30], thermally activated conduction (e.g., Poole–Frenkel or trap-limited) [30], space-charge-limited conduction (SCLC) [31,32], and tunneling conduction (e.g., Fowler–Nordheim) [26]. For many dielectrics, SCLC follows a power-law dependence:
I V V m           m > 2
In the SCLC-dominated region, d R / R > d V / V , resulting in a positive, nonvolatile capacitance. In the limit R , the dielectric approaches an ideal positive capacitor.
In the second regime ( d R / R = d V / V ) , integrating yields l n R = l n V + α , where α is a constant, hence
R = β V , β = e α > 0
so, resistance is proportional to the applied voltage, and Ohm’s law holds. In this case, the capacitive contribution vanishes, and the equivalent circuit is purely resistive.
In the third regime ( d R / R < d V / V ) , the relative change in resistance is smaller than that of V . The relative change in the resistive current I R = V / R is
d I R I R = d V V d R R
Thus, d I R / I R > 0 : Increasing voltage increases the current through R , implying that the effective resistance decreases. When R 0 tunneling current dominates between electrodes.
As the applied voltage V increases, the current I R increases, and consequently the capacitor current I C decreases. Equation (6) therefore indicates a reduction in the stored charge ( Q ), corresponding to the emergence of negative differential capacitance.
As an illustrative example, consider an ideal parallel-plate structure. When the plate separation is large and field-emission current dominates, the current follows the Fowler–Nordheim relation ( I ( V ) V 2 e b / V ), and the resistive ( I R ) increases rapidly with increasing V. In contrast, when the plate separation is reduced to a few nanometers and resonant quantum tunneling becomes dominant, electrons traverse the capacitor one at a time, and the effective capacitance becomes influenced by quantization effects. The capacitive current I C can be obtained numerically using the Landauer formula. Numerical calculations were performed using a resonant-tunneling model in which the electron transmission probability is T E , V = Γ n 2 / ( Γ n 2 + ( E E 0 ) 2 ) [33] and the current is given by I V = ( 2 e / h ) μ R μ L T E , V d E [34]. Here, Γ n is the level broadening, E 0 is the resonance energy level, and μ L and μ R are the chemical potentials of the left and right electrodes. The calculation conditions were a 1 nm plate separation, a resonance energy of 0.1–0.3 eV (depending on (V)), and room temperature. All computations were performed using SciPy.
Figure 1 shows the voltage dependence of the capacitive current I C . In the low-voltage region, electrons cannot overcome the potential barrier, resulting in a low transmission probability. As the voltage increases, the electron energy approaches the resonant level, the transmission probability rises, and the current reaches a peak. There are further increases in voltage away from resonance, reducing the transmission probability and decreasing the current. Negative differential capacitance is expected in the voltage range where the current increases toward its resonant peak. This characteristic voltage dependence corresponds to the first resonant-tunneling peak through a single barrier.

2.3.2. Applications and Outlook

Ferroelectric-based negative capacitance is attractive for low-power electronic devices but is often limited by the high internal resistance inherent to ferroelectric materials. In contrast, negative capacitance originating from nonlinear current–voltage (I–V) characteristics allows deliberate engineering of the internal resistance and, in extreme cases, implementation using only two metallic electrodes. This flexibility broadens the applicability of negative-capacitance devices across a wide range of operating conditions and power levels.
Moreover, this form of negative capacitance can emulate inductive behavior, enabling the realization of coil-free two-dimensional tunable reactance elements (TDTREs). Although such devices may not fully replace conventional electromagnetic inductors, they provide new functional capabilities, particularly in applications where miniaturization, planar integration, or the elimination of magnetic coupling is advantageous.

3. Two-Dimensional Tunable Reactance Element Free from Electromagnetic Coupling

3.1. Basic Theory

Conventional inductors include 3D coils with magnetic cores [35,36] and near-2D coils [37]. The TDTRE eliminates constraints such as device height, volume, and magnetic-core dependence, enabling true on-chip integration and contributing to device miniaturization.
The impedance of a series circuit consisting of resistance R , inductance L , and capacitance C is
Z = R + j ω L 1 ω C
If C becomes negative, its contribution can be incorporated into the inductive term. The resulting effective inductance L e f f is
L e f f = L + 1 ω 2 C
Although the contribution of the 1 / ( ω 2 C ) diminishes at high frequencies ω , in the low-frequency region, the effective inductance approaches L + 1 / ( ω 2 C ) . Under appropriate conditions, the circuit elements L and C can be functionally interchanged, enabling transformations such as L C and L C . Physically, if tunneling current is introduced into a capacitor that normally blocks charge transport, the resulting current–voltage relationship can resemble that of an inductor. This provides a theoretical basis for interpreting negative capacitance as an effective inductance. Furthermore, the ability to switch between positive and negative capacitances enables tunable reactance. The preceding theoretical analysis shows that this tunability depends on parameters such as the DC bias voltage and the AC signal frequency.

3.2. Experimental Realization

Our group is developing a TDTRE designed to eliminate electromagnetic interaction [10,11]. Publications and patents to date are limited to our work. Although this approach cannot replicate all functions of conventional electromagnetic inductors—such as magnetic-energy storage or energy isolation—it provides new device functionalities.
Conventional inductors typically serve roles such as magnetic-energy storage [38], filtering and noise suppression [30], tuning and frequency selection [39], impedance matching [39], energy isolation [38], and control of time constants and transient responses [40].
As an initial demonstration, we investigated reactance elements based on compressed pellets of multi-walled carbon nanotube (MWCNT) powder [10]. MWCNT pellets form a transport network combining one-dimensional quantum conduction within tubes and complex inter-tube contacts, tunneling junctions, and disorder. By adjusting the degree of pellet compression, tunneling conduction can be made dominant.
Using a 5 mm diameter, and an approximately 0.5 mm thick MWCNT pellet, we fabricated an electrode/MWCNT/interface/MWCNT/electrode structure [11]. This structure supports tunneling currents inside MWCNTs and at MWCNT/MWCNT interfaces. We measured the samples using an impedance analyzer and analyzed the frequency, AC amplitude, and DC bias dependence of inductance. By adjusting the contact distance between two pellets to modulate the contact area, we demonstrated control of the tunneling conduction component. Currents through MWCNT/MWCNT interfaces can be decomposed into conductive, polarization, and tunneling components; controlling the tunneling component clarified its contribution to inductance generation.
Below 1 kHz, inductance decreased monotonically with increasing frequency, reaching a maximum of approximately 0.3 mH at the lowest measured frequency. This frequency dependence is consistent with the ( 1 / ω 2 ) term in ( L ). We also observed that increasing the AC amplitude led to an increase in the inductance.
Next, we fabricated an electrode/Si/interface/Si/electrode structure using p-type Si (100) wafers (area 3   m m × 3   m m , thickness 520   μ m , resistivity 10   Ω · c m ). In this structure, tunneling current occurs exclusively at the Si contact interface, enabling a clear separation of interface and bulk contributions. We processed to produce undulating surfaces to the Si wafers and selected pairs such that contacts became point or line contacts when two wafers faced each other. Theoretical calculations indicate that the tunneling current is larger for point contacts than for line contacts. Under these conditions, we investigated the contribution of tunneling current to inductance.
Inductance analysis confirmed the presence of two-dimensional inductance in the electrode/Si/interface/Si/electrode structure. We found that the inductance can be controlled by frequency, AC amplitude, and DC bias. These results indicate that two-dimensional inductance is realized when tunneling current flows exclusively at the electrode interface.
As described above, the TDTRE originates from the combined behavior of a capacitor ( C ) and a resistor ( R ). Its effective inductance depends not only on ( C ) and ( R ), but also on the electric field strength E within the capacitor and the AC frequency ω . Figure 2 illustrates a simple equivalent circuit of the TDTRE. The ratio of C to C represents the efficiency of negative-capacitance generation. Negative capacitance is not just the capacitance with a negative sign; it is a function of several parameters, including E , V , C , and ω .

3.3. Challenges and Outlook

We utilized the distinctive current–voltage characteristics of field-emission current I ( V ) from material surfaces to enable functional transformation between inductance and negative capacitance L C , thereby achieving tunable reactance. Similar behavior is also expected in devices exhibiting negative differential resistance, such as Esaki diodes, resonant-tunneling diodes, Gunn diodes, high-frequency discharge devices, unijunction transistors, and certain classes of switching devices.
Advancing the research and development of two-dimensional negative-capacitance and inductive elements may open new scientific and technological frontiers. Potential applications include novel passive components for integrated circuits, miniaturized RF systems, and unconventional energy-handling devices. However, challenges remain in stability, reproducibility, and integration with existing semiconductor technologies. Continued progress into material selection, interface engineering, and circuit-level modeling will be essential for practical implementation.

4. Conclusions

By introducing a nonlinear current–voltage (I–V) characteristic between two electrodes, we have demonstrated the realization of volatile negative capacitance and two-dimensional inductance. Theoretical analysis and device characterization show that these elements can function either as standalone negative-capacitance components or as tunable reactance elements suitable for on-chip integration.
A capacitor modeled as a parallel combination of a resistance ( R ) and a capacitance ( C ) exhibits three distinct operating regimes when both parameters depend on the applied voltage V: a positive-capacitance regime ( d R / R > d V / V ), an Ohmic regime ( d R / R = d V / V ), and a negative-capacitance regime ( d R / R < d V / V ). When resistance dominates ( R ), the system behaves as a conventional permittivity-based capacitor; when capacitance dominates ( R 0 ), negative capacitance emerges, governed by the nonlinear I V characteristic. Thus, low-resistance conditions favor the formation of negative capacitance.
Within circuit theory, negative capacitance can be interpreted as an effective inductance, with the equivalent inductance given by 1 / ω 2 C . Unlike ordinary dielectric capacitors ( R ), this inductance depends on both the operating frequency and the magnitude of the negative capacitance. The inductive effect is most pronounced at low frequencies and decreases rapidly with increasing frequency, following the ( 1 / ω 2 ) dependence.
The frequency response of the TDTRE is determined by the circuit time constant ( R C ). When R is sufficiently small, high-frequency operation becomes feasible; for example, with R = 1   m Ω and C = 1   m F , operation near 1 MHz is achievable.
Because the so-called two-dimensional inductance depends on DC bias and AC amplitude, establishing a quiescent operating point—analogous to transistor biasing—is essential for stable circuit performance.
TDTRE is a novel device that requires no coils or magnetic fields and holds promise for applications in integrated circuits, high-frequency communication systems, quantum technologies, and other emerging fields.

Author Contributions

Conceptualization, Y.S.; methodology, S.K.; software, Y.S. and S.K.; validation, Y.S. and S.K.; formal analysis, Y.S. and S.K.; investigation, Y.S.; resources, Y.S.; data curation, Y.S.; writing—original draft preparation, Y.S. and S.K.; writing—review and editing, Y.S. and S.K.; visualization, Y.S.; supervision, Y.S.; project administration, Y.S.; funding acquisition, Y.S. All authors have read and agreed to the published version of the manuscript.

Funding

This work was partially supported by the Takahashi Industrial and Economic Research Foundation (Grant No. 12-003-101) and by the Japan Society for the Promotion of Science (JSPS) through a Grant-in-Aid for Scientific Research (C) (Grant No. 23K03868).

Data Availability Statement

Data are contained within the article.

Conflicts of Interest

The authors declare no conflicts of interest.

References

  1. Liu, M.; Peng, L.-M. Emerging materials and transistors for integrated circuits. Natl. Sci. Rev. 2024, 11, nwae040. [Google Scholar] [CrossRef]
  2. Tolasa, D.G. The physics of semiconductor devices: Principles, applications, and innovations. Am. J. Phys. Appl. 2025, 13, 6–16. [Google Scholar] [CrossRef]
  3. Xie, J.; Zhou, Y.; Faizan, M.; Li, Z.; Li, T.; Fu, Y.; Wang, X.; Zhang, L. Designing semiconductor materials and devices in the post-Moore era by tackling computational challenges with data-driven strategies. Nat. Comput. Sci. 2024, 4, 322–333. Available online: https://www.nature.com/articles/s43588-024-00632-5 (accessed on 1 January 2026). [CrossRef] [PubMed]
  4. Qin, Y.; Li, J. Negative capacitance in ferroelectric heterostructures. Phys. Rev. B 2024, 110, 134101. [Google Scholar] [CrossRef]
  5. Li, B.; Zhang, X.; Zhu, D.; Yang, H.; Wang, X.; Jiang, J.; Di, Y.; Zhang, L.; Wu, J.; Yin, Z. Unveiling negative capacitance in ferroelectric heterostructures: A 3D energy landscape perspective. J. Appl. Phys. 2025, 137, 224101. [Google Scholar] [CrossRef]
  6. Huo, H.; Lü, W.; Zheng, X.; Wang, Y.; Zhao, S. Analysis and mitigation of negative differential resistance effects with hetero-gate dielectric layer in negative-capacitance field-effect transistors. J. Microelectron. Electron. Compon. Mater. 2024, 54, 65–73. [Google Scholar] [CrossRef]
  7. Nature Electronics Editorial. Rethinking negative capacitance research. Nat. Electron. 2020, 3, 503. Available online: https://www.nature.com/articles/s41928-020-00483-8 (accessed on 1 January 2026). [CrossRef]
  8. Esaki, L. New phenomenon in narrow germanium p–n junctions. Phys. Rev. 1958, 109, 603–604. [Google Scholar] [CrossRef]
  9. Tsu, R.; Esaki, L. Tunneling in a finite superlattice. Appl. Phys. Lett. 1973, 22, 562–564. [Google Scholar] [CrossRef]
  10. Sun, Y.; Yasunaga, H.; Shiraishi, M.; Sakai, H. Volatile capacitance of resistor with differential resistance. Appl. Phys. Lett. 2024, 125, 143501. [Google Scholar] [CrossRef]
  11. Yasunaga, H.; Yano, K.; Tanioka, Y.; Fujimoto, S.; Kanemitsu, S.; Sun, Y. Negative capacitance effect at interface between Si wafers with undulating surfaces. Crystals 2025, 15, 798. [Google Scholar] [CrossRef]
  12. Jonscher, A.K. The physical origin of negative capacitance. J. Chem. Soc. Faraday Trans. 1986, 82, 75–81. [Google Scholar] [CrossRef]
  13. Khan, A.I.; Yeung, C.W.; Hu, C.; Salahuddin, S. Ferroelectric negative capacitance MOSFET: Capacitance tuning & antiferroelectric operation. In Proceedings of the 2011 International Electron Devices Meeting, Washington, DC, USA, 5–7 December 2011; IEEE: New York, NY, USA, 2011; pp. 255–258. [Google Scholar] [CrossRef]
  14. Appleby, D.J.R.; Ponon, N.K.; Kwa, K.S.K.; Petrov, P.K.; Wang, T.; Alford, N.M.; O’Neill, A. Experimental observation of negative capacitance in ferroelectrics at room temperature. Nano Lett. 2014, 14, 3864–3868. Available online: https://pubs.acs.org/doi/pdf/10.1021/nl5017255 (accessed on 1 January 2026). [CrossRef]
  15. Hoffmann, M.; Pešić, M.; Slesazeck, S.; Schroeder, U.; Mikolajick, T. On the stabilization of ferroelectric negative capacitance in nanoscale devices. Nanoscale 2018, 10, 10891–10899. [Google Scholar] [CrossRef] [PubMed]
  16. Zubko, P.; Gariglio, S.; Gabay, M.; Ghosez, P.; Triscone, J.M. Interface physics in complex oxide heterostructures. Annu. Rev. Condens. Matter Phys. 2011, 2, 141–165. [Google Scholar] [CrossRef]
  17. Catalan, G.; Jiménez, D.; Gruverman, A. Ferroelectrics: Negative capacitance detected. Nat. Mater. 2015, 14, 137–139. [Google Scholar] [CrossRef] [PubMed]
  18. Rusu, A.; Salvatore, G.A.; Jiménez, D.; Ionescu, A.M. Metal–ferroelectric–metal–oxide–semiconductor field effect transistor with sub-60 mV/dec subthreshold swing and internal voltage amplification. In Proceedings of the 2010 International Electron Devices Meeting, San Francisco, CA, USA, 6–8 December 2010; IEEE: New York, NY, USA, 2010; pp. 395–398. [Google Scholar] [CrossRef]
  19. Yang, Q.; Li, D.; Yu, W.; Liu, Y.; An, D.; Yang, X.; Lin, J. Toward Data Integrity Attacks Against Optimal Power Flow in Smart Grid. IEEE Internet Things J. 2017, 4, 1726–1738. Available online: https://ieeexplore.ieee.org/document/7934308 (accessed on 1 January 2026). [CrossRef]
  20. Müller, J.; Böscke, T.S.; Schröder, U.; Mueller, S.; Bräuhaus, D.; Böttger, U.; Frey, L.; Mikolajick, T. Ferroelectricity in simple binary ZrO2 and HfO2. Nano Lett. 2012, 12, 4318–4323. [Google Scholar] [CrossRef] [PubMed]
  21. Polakowski, P.; Müller, J. Ferroelectricity in undoped hafnium oxide. Appl. Phys. Lett. 2015, 106, 232905. [Google Scholar] [CrossRef]
  22. Labaye, F.; Gaponenko, M.; Modsching, N.; Brochard, P.; Paradis, C.; Schilt, S.; Wittwer, V.J.; Südmeyer, T. XUV Sources Based on Intra-Oscillator High Harmonic Generation With Thin-Disk Lasers: Current Status and Prospects. IEEE J. Sel. Top. Quantum Electron. 2019, 25, 8800619. Available online: https://ieeexplore.ieee.org/document/8752030 (accessed on 1 January 2026). [CrossRef]
  23. Chang, S.C.; Avci, U.E.; Nikonov, D.E.; Manipatruni, S.; Young, I.A. Physical origin of transient negative capacitance in a ferroelectric capacitor. Phys. Rev. Appl. 2018, 9, 014010. [Google Scholar] [CrossRef]
  24. Ikegami, T.; Fukuda, K.; Hattori, J.; Asai, H.; Ota, H. A TCAD device simulator for exotic materials and its application to a negative-capacitance FET. J. Comput. Electron. 2019, 18, 534–542. [Google Scholar] [CrossRef]
  25. Hoffmann, M.; Slesazeck, S.; Mikolajick, T. Progress and future prospects of negative capacitance electronics: A materials perspective. APL Mater. 2021, 9, 020902. [Google Scholar] [CrossRef]
  26. Liu, B.; Huan, C.; Cai, Y.; Ke, Q. The relaxation of oxygen vacancies induced hysteresis behavior of ferroelectric NCFETs. J. Electron. Mater. 2024, 53, 7057–7064. [Google Scholar] [CrossRef]
  27. Bisquert, J. Current-controlled memristors: Resistive switching systems with negative capacitance and inverted hysteresis. Phys. Rev. Appl. 2023, 20, 044022. [Google Scholar] [CrossRef]
  28. Fowler, R.H.; Nordheim, L. Electron emission in intense electric fields. Proc. R. Soc. Lond. A 1928, 119, 173–181. [Google Scholar] [CrossRef]
  29. Zubairi, H.; Lu, Z.; Zhu, Y.; Reaney, I.M.; Wang, G. Current development, optimization strategies and future perspectives for lead-free dielectric ceramics in high field and high energy density capacitors. Chem. Soc. Rev. 2024, 53, 10761–10790. [Google Scholar] [CrossRef]
  30. Zhou, Y.; Wang, Q. Advanced polymer dielectrics for high temperature capacitive energy storage. J. Appl. Phys. 2020, 127, 240902. [Google Scholar] [CrossRef]
  31. Zhang, X.G.; Pantelides, S.T. Theory of space-charge-limited currents. Phys. Rev. Lett. 2012, 108, 266602. [Google Scholar] [CrossRef] [PubMed]
  32. Murgatroyd, P.N. Theory of space-charge-limited current enhanced by Frenkel effect. J. Phys. D Appl. Phys. 1970, 3, 151–156. [Google Scholar] [CrossRef]
  33. Coon, D.D.; Bandara, K.M.S.V.; Zhao, H. Breit–Wigner description of resonant tunneling. Appl. Phys. Lett. 1989, 55, 2453–2455. [Google Scholar] [CrossRef]
  34. Bagwell, P.F.; Orlando, T.P. Landauer’s conductance formula and its generalization to finite voltages. Phys. Rev. B 1989, 40, 1456. [Google Scholar] [CrossRef] [PubMed]
  35. Le, H.T.; Haque, R.I.; Ouyang, Z.; Lee, S.W.; Fried, S.I.; Zhao, D.; Qiu, M.; Han, A. MEMS inductor fabrication and emerging applications in power electronics and neurotechnologies. Microsyst. Nanoeng. 2021, 7, 59. [Google Scholar] [CrossRef] [PubMed]
  36. Wang, H.; Zhang, T.; Peng, C.; Chen, Z. Simulation and optimization of high-performance 3D vertical spiral inductor. Acad. J. Comput. Inf. Sci. 2021, 4, 88–95. [Google Scholar] [CrossRef]
  37. Takamura, Y.; Nitta, H.; Kawahara, K.; Kaneko, T.; Ishido, R.; Miyazaki, T.; Hosoda, N.; Fujisaki, K.; Nakagawa, S. Fabrication of CoFeB–SiO2 films with large uniaxial anisotropy by facing target sputtering and its application to high-frequency planar-type spiral inductors. IEEE Trans. Magn. 2023, 59, 2801204. [Google Scholar] [CrossRef]
  38. Veleva, S.; Kocic, L. Estimating box-dimension by sign counting. In Proceedings of the 28th International Conference on Information Technology Interfaces, Cavtat, Croatia, 19–22 June 2006; Available online: https://ieeexplore.ieee.org/document/1708544 (accessed on 1 January 2026).
  39. Zhang, Y.; Wang, Y.; Wang, Z.; Wang, Y.; Wang, Y.; Wang, Z. Design and optimization of planar spiral inductors for RF applications. Micromachines 2020, 11, 286. [Google Scholar] [CrossRef]
  40. Schurmann, M.; Ahmed, M. Introduction to the Trans-Inductor Voltage Regulator (TLVR); Texas Instruments Power Supply Design Seminar; Texas Instruments: Dallas, TX, USA, 2024; Available online: https://www.ti.com/lit/pdf/slup413 (accessed on 1 January 2026).
Figure 1. I–V characteristics in an ideal parallel-plate structure.
Figure 1. I–V characteristics in an ideal parallel-plate structure.
Condensedmatter 11 00009 g001
Figure 2. An equivalent circuit of the TDTRE.
Figure 2. An equivalent circuit of the TDTRE.
Condensedmatter 11 00009 g002
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Sun, Y.; Kanemitsu, S. Two-Dimensional Tunable Reactance Element Free from Electromagnetic Coupling. Condens. Matter 2026, 11, 9. https://doi.org/10.3390/condmat11010009

AMA Style

Sun Y, Kanemitsu S. Two-Dimensional Tunable Reactance Element Free from Electromagnetic Coupling. Condensed Matter. 2026; 11(1):9. https://doi.org/10.3390/condmat11010009

Chicago/Turabian Style

Sun, Yong, and Shigeru Kanemitsu. 2026. "Two-Dimensional Tunable Reactance Element Free from Electromagnetic Coupling" Condensed Matter 11, no. 1: 9. https://doi.org/10.3390/condmat11010009

APA Style

Sun, Y., & Kanemitsu, S. (2026). Two-Dimensional Tunable Reactance Element Free from Electromagnetic Coupling. Condensed Matter, 11(1), 9. https://doi.org/10.3390/condmat11010009

Article Metrics

Back to TopTop