

Article



# Design an All-Optical Combinational Logic Circuits Based on Nano-Ring Insulator-Metal-Insulator Plasmonic Waveguides

# Saif Hasan Abdulnabi and Mohammed Nadhim Abbas \*10

Department of Electrical Engineering, College of Engineering, University of Baghdad, Baghdad 10001, Iraq; saifabdulnabi2012@gmail.com

\* Correspondence: mohammed.nadhim@uob.edu.iq

Received: 17 February 2019; Accepted: 15 March 2019; Published: 19 March 2019



**Abstract:** In this paper, we propose, analyze and simulate a new configuration to simulate all-optical combinational logic functions based on Nano-rings insulator-metal-insulator (IMI) plasmonic waveguides. We used Finite Element Method (FEM) to analyze the proposed plasmonic combinational logic functions. The analyzed combinational logic functions are Half-Adder, Full-Adder, Half-Subtractor, and Comparator One-Bit. The operation principle of these combinational logic functions is based on the constructive and destructive interferences between the input signal(s) and control signal. Numerical simulations show that a transmission threshold exists (0.25) which allows all proposed four plasmonic combinational logic functions to be achieved in one structure. As a result, the transmission threshold value measures the performance of the proposed plasmonic combinational logic functions. We use the same structure with the same dimensions at 1550 nm wavelength for all proposed plasmonic combinational logic functions. The proposed all-optical combinational logic functions at 1950 nm wavelength for all proposed plasmonic combinational logic functions. The proposed all-optical combinational logic functions at 1950 nm wavelength for all proposed plasmonic combinational logic functions.

**Keywords:** all-optical combinational logic functions; surface plasmon polaritons (SPP); IMI plasmonic waveguides

## 1. Introduction

All-optical devices based on Surface Plasmon Polaritons (SPP) are the topic of comprehensive research in recent years. All-optical SPP devices motivate extensively new research to overcome the major performance constraints of semiconductor electronic devices which suffer from inherent delay and high heat generation, as well as to overcome the problem of photonics devices, that is, the diffraction limit. Therefore, the utilization of the aforementioned devices enables the manipulation of light on a subwavelength scale [1]. However, the main idea is to control the constructive/destructive interference of two or more light signals in two or more plasmonic waveguides [2,3]. The constructive/destructive interferences are considered as a switch operation and the devices that perform this operation called all-optical switching devices [4]. Plasmonic logic gates such as OR, AND, NOR, NAND, XOR, XNOR and NOT logical operations can make the basic units of future subwavelength processors [2]. Recently, many all-optical plasmonic structures have provided nanoscale logic gates [5–9].

On the other hand, many all-optical structures provided combinational logic functions [10–19]. Some of these works [10–15] investigate a surface plasmon polariton (SPP) to achieve a desired function(s) from the combinational logic functions, each combinational logic circuit has their own way to realize the function of the combinational logic circuit, such as a different number of combinational

logic functions, different types of combinational logic functions, etc. For examples, a nanoscale plasmonic half-adder architecture as a simple plasmonic processor has been introduced and verified based on interference of SPP modes in Reference [10], an optical half-adder has been realized with a footprint of only 10  $\mu$ m  $\times$  28  $\mu$ m in Reference [11], a plasmonic adder-subtractor module based on a Metal-Insulator-Metal (MIM) ring resonator is proposed in Reference [12], a compact design of a one-bit magnitude comparator using a nonlinear plasmonic Mach–Zehnder Interferometer (MZI) has been designed in Reference [13], and a low-power ultra-compact chip-integrated all-optical logic half-adder and full-adder in X-shaped plasmonic microstructures covered with a nonlinear nanocomposite layer, and etched in plasmonic integrated circuits directly experimentally realized in Reference [14]. According to our knowledge, so far, there is no theoretical or experimental demonstration of a combinational logic functions structure that satisfies the requirements of ultra-small feature size, and four plasmonic combinational logic functions in one structure.

In this article, we offer the sub-micron size structure, enhancing the transmission (exceeding 100%), and the largest number (four plasmonic combinational logic functions) of plasmonic combinational logic function in the same structure with the same of resonance frequency and the same transmission threshold in structure with Nano-rings resonator and plasmonic Nano-waveguides. The plasmonic combinational logic functions that are proposed, designed and simulated are half-adder, full-adder, half-subtractor, and comparator one-bit. The simulation results are obtained by FEM. In the future, these devices will be the gateway to the Nano-photonic integrated circuits applications.

The organization of this article is as follows: Section 2 contains the proposed structure layout and theoretical operation concept. In Section 3, the simulation results and performance of the proposed all-optical plasmonic combinational logic function are presented, demonstrated and discussed. In Section 4, a comparison between the proposed plasmonic combinational logic functions and previous researches is introduced. Finally, we conclude the suggested work in Section 5.

#### 2. Structure Layout and Theoretical Concept

The proposed structure to simulate all-optical plasmonic combinational logic functions (four combinational logic functions) is shown in Figure 1.



Figure 1. The proposed structure for the proposed plasmonic four combinational logic functions.

The structure that construct four combinational logic functions consists of two sub-structures of dimensions 400 nm  $\times$  400 nm separated by 50 nm width of perfect mirror to do the isolation process between the two sub-structures. The perfect mirror can be realized by using graphene material [20,21]. Each sub-structure has three straight stripes and two Nano-rings resonators to give one of the outputs of the proposed plasmonic combinational logic functions based on the IMI plasmonic waveguides. The

length of the middle and side stripes (*Ls*) in each sub-structure are 400 nm and 250 nm, respectively. The width (w) of these stripes is 20 nm, the radii of the Nano-ring resonator (a) and (b) in each sub-structure are 25 nm and 50 nm, respectively, and the coupling distance (d) between the Nano-rings resonator and stripes in each sub-structure is 7.5 nm.

The materials of the proposed structure are silver and Teflon. In our structure, stripes and two Nano-rings in each sub-structure are represented as silver material, while the remaining part of the structure is a Teflon material as shown in Figure 1.

All four proposed plasmonic combinational logic functions have the same dimensions, parameters, and materials in their structures.

In our simulations, Johnson and Christy data is used to describe the silver permittivity [22], while the refractive index of Teflon material is 1.375 [23]. The resonance wavelength of the Nano-rings can be determined by [24,25]:

$$\lambda_{\rm sp} = 4\pi \, n_{\rm eff} \, D \tag{1}$$

where  $n_{eff}$  is the effective refractive index and D is the bigger diameter of the Nano-ring. According to Equation (1), the structure parameters and the type of materials play a role in choosing the resonance wavelength. We focus on the resonance wavelength of 1550 nm since this wavelength is the best choice in optical communications applications.

The performance of the proposed plasmonic combinational logic functions is measured by the transmission as a function of wavelengths sweep. The transmission is a ratio between the output optical power to the single input optical power (Input Port or control Port). The transmission is described Equation (2) [26]:

$$T = P_{out}/P_{in}$$
 (for ON and OFF states of the output Port) (2)

where *T* is the transmission,  $P_{out}$  is the output optical power of the output Port in ON state and OFF state, and  $P_{in}$  is the input optical power for single Input Port or single control Port.

#### 3. The Proposed All-Optical Combinational Logic Functions

In all four proposed plasmonic combinational logic functions, the structure is illuminated by a plane wave with a wavelength ranging from 1000–2000 nm. This illumination is launched to the Input Port(s) (ON state) and to control Port(s). To use the proposed structure (Figure 1) as a structure to the all four proposed plasmonic combinational logic functions, the Input Port(s), control Port(s), and output Port must be determined to give the function of these proposed plasmonic combinational logic functions. The process of choosing these ports for the proposed plasmonic combinational logic functions is done by trial and error method to give better transmission performance.

#### 3.1. Plasmonic Half-Adder Combinational Logic Circuit

A half-adder is a combinational logic circuit with two inputs and two outputs. The two outputs are the output sum ( $\Sigma$ ) and the output carry ( $C_{out}$ ). The first output ( $\Sigma$ ) is represented by XOR gate, while the second output ( $C_{out}$ ) is represented by AND gate according to Figure 2a,b.

To perform half-adder combinational logic circuit in our structure, we choose the left sub-structure as a structure to perform the output sum and choose the right sub-structure as a structure to perform the output sum, we choose Port 1 as an Input Port 1, Port 2 as an Input Port 2, the Output Port is Port 4, and the Control Port is Port 3. To perform the output carry, we choose Port 5 as an Input Port 1, Port 6 as an Input Port 2, the Output Port is Port 7, and the Control Port is Port 8 (see Figure 1).



**Figure 2.** (**a**,**b**) the conventional half-adder logic diagram and its truth table, respectively. (**c**) The transmission spectrum of the proposed plasmonic half-adder for different states, according to its truth table. (**d**,**e**) the magnetic field distribution of Logic 00 and Logic 11 inputs, respectively.

The function of this combinational logic circuit can be achieved by the constructive and destructive interference between the input signal(s) and the control signal in each sub-structure. When the state of the input ports is OFF and launching light at the wavelength of 1550 nm to the control ports (Port 3 and Port 8) with a Phase equal to  $0^{\circ}$  always, the state of the output ports is OFF according to the value of transmission that is 0.07 (below transmission threshold = 0.25) for each output. When launching light at the wavelength of 1550 nm to the one Input Port (OFF-ON or ON-OFF states) and to the control ports in the two sub-structures with the same Phase in the output sum structure with control signal and with Phase difference by 180° with control signal in the output carry structure. In these states, the constructive interference will occur in the output sum structure due to the value of transmission that is given by it (T = 0.63) and is regarded as a Logic 1 for these states (OFF-ON or ON-OFF states). On the other hand, the destructive interference will occur in the output carry structure due to the value of transmission that is given by it (T = 0.06) and is regarded as a Logic 0 for these states (OFF-ON or ON-OFF states). In fourth state (ON-ON), the two sub-structures are illuminated by light wave at 1550 nm wavelength in the input ports and control ports. In the output sum structure, the Phases of the input signals are  $45^{\circ}$  and  $180^{\circ}$ , respectively. As a result, the destructive interference occurs among the input signals and control signal that is led to make the transmission is low (T = 0.05) that is regarded as Logic 0. In the output carry structure, the Phase of the input signals and control signal is

the same (Phase =  $0^{\circ}$ ). As a result, the constructive interference occurs between the two input signals and control signal which makes the transmission is high (T = 0.72) that is regarded as Logic 1. As a result, the function of half-adder combinational logic circuit is achieved. The transmission spectrum of the proposed plasmonic half-adder is shown in Figure 2c. Figure 2d,e show the magnetic field distribution of Logic 00 and Logic 11 inputs plasmonic half-adder, respectively. The operation of the proposed plasmonic half-adder combinational logic circuit is summarized as in Table 1.

|                                          | (a)                                      |                                          |                                             |                                              |                                          |                                          |                                            |                         |  |
|------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------------|-------------------------|--|
|                                          | Input<br>State 1                         | Input<br>State 2                         | Input 1<br>Port 1<br>(Phase)                | Input 2<br>Port 2<br>(Phase)                 | Inpu<br>Port<br>(Pha                     | tt 1<br>t 5<br>se)                       | Input 2<br>Port 6<br>(Phase)               |                         |  |
| _                                        | Logic 0<br>Logic 0<br>Logic 1<br>Logic 1 | Logic 0<br>Logic 1<br>Logic 0<br>Logic 1 | OFF (0°)<br>OFF (0°)<br>ON (0°)<br>ON (45°) | OFF (0°)<br>ON (0°)<br>OFF (0°)<br>ON (180°) | OFF (<br>OFF (<br>ON (<br>ON (           | (0°)<br>(0°)<br>0°)<br>0°)               | OFF (0°)<br>ON (0°)<br>OFF (0°)<br>ON (0°) | _                       |  |
|                                          |                                          |                                          |                                             | (b)                                          |                                          |                                          |                                            | _                       |  |
| Control<br>Port 3<br>(Phase)             | Control<br>Port 8<br>(Phase)             | T (Port 4)                               | T (Port 7)                                  | T <sub>thresh</sub>                          | Sum<br>Output                            | Output<br>Carry                          | Output<br>Port 4                           | Output<br>Port 7        |  |
| ON (0°)<br>ON (0°)<br>ON (0°)<br>ON (0°) | ON (0°)<br>ON (0°)<br>ON (0°)<br>ON (0°) | 0.07<br>0.62<br>0.63<br>0.05             | 0.07<br>0.06<br>0.06<br>0.72                | 0.25<br>0.25<br>0.25<br>0.25                 | Logic 0<br>Logic 1<br>Logic 1<br>Logic 0 | Logic 0<br>Logic 0<br>Logic 0<br>Logic 1 | OFF<br>ON<br>ON<br>OFF                     | OFF<br>OFF<br>OFF<br>ON |  |

Table 1. Operation of the transmission for the proposed plasmonic half-adder.

#### 3.2. Plasmonic Half-Subtractor Combinational Logic Circuit

A half-subtractor is a combinational logic circuit with two inputs, two outputs, the two outputs are the Difference (*D*) and the Borrow (*B*). The first output (*D*) is represented by XOR gate, while the second output (*B*) is represented by  $\overline{AB}$  logic circuit according to Figure 3a,b.

To perform half-subtrator combinational logic circuit in our structure, we choose the left sub-structure as a structure to perform the Difference (first output) and choose the right sub-structure as a structure to perform the Borrow (second output). To perform the Difference operation, we choose the same ports of output sum structure in half-adder. To perform the Borrow operation, we choose Port 5 as an Input Port 1, Port 6 as an Input Port 2, the Output Port is Port 8, and the Control Port is Port 7 (see Figure 1).

The function of this combinational logic circuit can be achieved by the constructive and destructive interference between the input signal(s) and the control signal in each sub-structure. The Difference operation in this combinational logic circuit is the same of output sum in half-adder combinational logic circuit. The Borrow process is the same of XOR gate but in third state (ON-OFF) the output must be OFF instead of ON state. This state is done by launching light at the wavelength of 1550 nm to the Input Port 1 (Port 5) with a Phase equal to  $180^{\circ}$  and to the Control Port with a Phase equal to  $0^{\circ}$  always. The state of the Output Ports is OFF according to the value of transmission that is 0.18 (below transmission threshold = 0.25). As a result, the function of half-subtractor combinational logic circuit is achieved. The transmission spectrum of the proposed plasmonic half-subtractor is shown in Figure 3c. Figure 2d,e show the magnetic field distribution of Logic 10 and Logic 11 inputs plasmonic half-subtractor, respectively. The operation of the proposed plasmonic half-subtractor combinational logic circuit is summarized as in Table 2.



**Figure 3.** (**a**,**b**) the conventional half-subtractor logic diagram and its truth table, respectively. (**c**) The transmission spectrum of the proposed plasmonic half-subtractor for different states, according to its truth table. (**d**,**e**) the magnetic field distribution of Logic 10 and Logic 11 inputs, respectively.

|                              | (a)                            |            |                              |                           |              |                              |                              |                  |  |
|------------------------------|--------------------------------|------------|------------------------------|---------------------------|--------------|------------------------------|------------------------------|------------------|--|
|                              | Input Input<br>State 1 State 2 |            | Input 1<br>Port 1<br>(Phase) | Input<br>Port 2<br>(Phase | 2<br>2<br>e) | Input 1<br>Port 5<br>(Phase) | Input 2<br>Port 6<br>(Phase) |                  |  |
|                              | Logic 0                        | Logic 0    | OFF (0°)                     | OFF (0                    | )°)          | OFF ( $0^{\circ}$ )          | OFF (0°)                     |                  |  |
|                              | Logic 0                        | Logic 1    | OFF (0°)                     | ON (0                     | °)           | OFF (0°)                     | ON (0°)                      |                  |  |
|                              | Logic 1                        | Logic 0    | $ON(0^{\circ})$              | OFF (0                    | )°) (        | ON (180°)                    | OFF $(0^{\circ})$            |                  |  |
|                              | Logic 1                        | Logic 1    | ON (45°)                     | ON (18                    | 0°) (        | ON (180°)                    | ON (45°)                     |                  |  |
|                              |                                |            | (1                           | b)                        |              |                              |                              |                  |  |
| Control<br>Port 3<br>(Phase) | Control<br>Port 8<br>(Phase)   | T (Port 4) | T (Port 8)                   | T <sub>thresh</sub>       | D<br>Outpu   | Borrow<br>t Carry            | Output<br>Port 4             | Output<br>Port 8 |  |
| ON (0°)                      | ON (0°)                        | 0.07       | 0.07                         | 0.25                      | Logic        | 0 Logic 0                    | OFF                          | OFF              |  |
| ON (0°)                      | ON $(0^{\circ})$               | 0.62       | 0.63                         | 0.25                      | Logic        | 1 Logic 1                    | ON                           | ON               |  |
| ON (0°)                      | ON (0°)                        | 0.63       | 0.18                         | 0.25                      | Logic        | 1 Logic 0                    | ON                           | OFF              |  |
| ON (0°)                      | ON (0°)                        | 0.05       | 0.05                         | 0.25                      | Logic        | 0 Logic 0                    | OFF                          | OFF              |  |
|                              |                                |            |                              |                           |              |                              |                              |                  |  |

**Table 2.** Operation of the transmission for the proposed plasmonic half-subtractor.

#### 3.3. Plasmonic Comparator One-Bit Combinational Logic Circuit

The basic function of a comparator is to compare the magnitudes of two binary quantities to determine the relationship of those quantities [27]. A comparator is a combinational logic circuit with two inputs, three outputs; the three outputs are the Equality (A = B), the Inequality Less Than (ILT), (A < B), and the Inequality More Than (IMT), (A > B). The first output (Equality) is represented by XNOR gate, while the second and third outputs is merged to gather to represent by XOR gate according to Figure 4a,b.

To perform comparator one-bit combinational logic circuit in our structure, we choose the left sub-structure as a structure to perform the Equality (first output) and choose the right sub-structure as a structure to perform the Inequality (merged second and third outputs). To perform the Equality, we choose Port 2 as an Input Port 1, Port 3 as an Input Port 2, the Output Port is Port 4, and the Control Port is Port 1. To perform the Inequality, we choose Port 5 as an Input Port 1, Port 6 as an Input Port 2, the Output Port 1, Port 6 as an Input Port 2, the Output Port is Port 8, and the Control Port is Port 7 (see Figure 1).

The function of this combinational logic circuit can occur by the constructive and destructive interference between the input signal(s) and the control signal in each sub-structure. The operation of the Inequality in this combinational logic circuit is the same of Sum operation and Difference operation in half-adder and half-subtractor combinational logic circuit, respectively. The output of proposed plasmonic Inequality is regarded as the functions of the (ILT), (A < B), in second state and the (IMT), (A > B), in third state. To perform the Equality process, the XNOR gate must be achieved. The first state (OFF-OFF) can be achieved when launching light at the wavelength of 1550 nm to the Control Port with a Phase equal to 180°, the state of the Output Port is ON according to the value of transmission that is 0.2807 (above transmission threshold = 0.25). In the second and the third states (OFF-ON or ON-OFF), the destructive interference happened between the input signal and control signal due to the difference in Phase. Therefore, the transmission is less than the threshold and regarding it as Logic 0. In the fourth state (ON-ON), the large constructive interference happened between input signals and control signal due to the Phase of these signals is similar (Phase =  $180^{\circ}$ ). This resulted to enhance the transmission above 100% (175%) and that is regarded as Logic 1. As a result, the function of comparator one-bit combinational logic circuit is achieved. The transmission spectrum of the proposed plasmonic comparator one-bit is shown in Figure 4c. Figure 4d–g show the magnetic field distribution of Logic 00, 01, 10 and 11 inputs plasmonic comparator one-bit, respectively. The operation of the proposed plasmonic comparator one-bit combinational logic circuit is summarized as in Table 3.



**Figure 4.** (**a**) and (**b**) the conventional comparator one-bit logic diagram and its truth table, respectively. (**c**) The transmission spectrum of the proposed plasmonic comparator one-bit for different states, according to its truth table. (**d**), (**e**), (**f**) and (**g**) the magnetic field distribution of Logic 00, 01, 10, and 11 inputs, respectively.

| (a)        |                                                          |        |                         |                                     |        |                                      |          |                              |                            |                   |                          |        |
|------------|----------------------------------------------------------|--------|-------------------------|-------------------------------------|--------|--------------------------------------|----------|------------------------------|----------------------------|-------------------|--------------------------|--------|
| Inp<br>Sta | Input Input Input 1<br>State 1 State 2 Port 2<br>(Phase) |        | put 1<br>ort 2<br>hase) | Input 2 I<br>Port 3 I<br>(Phase) (1 |        | Input 1 In<br>Port 5 P<br>(Phase) (P |          | Input 2<br>Port 6<br>(Phase) | Contro<br>Port 1<br>(Phase | 1 Co<br>P<br>) (P | ontrol<br>ort 7<br>hase) |        |
| Log        | ic 0                                                     | Logi   | c 0 OF                  | F (0°)                              | OFF (0 | )°)                                  | OFF      | (0°)                         | OFF ( $0^{\circ}$ )        | ON (180           | °) Ol                    | √ (0°) |
| Log        | ic 0                                                     | Logi   | 21 OF                   | F (0°)                              | ON (0  | °)                                   | OFF      | (0°)                         | ON (0°)                    | ON (180           | °) O1                    | N (0°) |
| Log        | cic 1                                                    | Logi   | 20 ON                   | J (0°)                              | OFF (( | )°)                                  | ON (1    | 180°)                        | OFF ( $0^{\circ}$ )        | ON (180           | °) Ol                    | N (0°) |
| Log        | ic 1                                                     | Logi   | 21 ON                   | (45°)                               | ON (18 | $0^{\circ}$ )                        | ON (1    | l80°)                        | ON (45°)                   | ON (180           | °) Ol                    | ۷ (0°) |
| _          |                                                          |        |                         |                                     |        | (                                    | b)       |                              |                            |                   |                          |        |
|            | Т (Р                                                     | ort 4) | T (Port 8               | 8) T <sub>t</sub>                   | hresh  | A =<br>Outp                          | B<br>out | A > B a<br>Ou                | nd <i>B</i> > A<br>itput   | Output<br>Port 4  | Outpu<br>Port 8          | t      |
|            | 0.2                                                      | 825    | 0.07                    | 0                                   | .25    | Logic                                | c 1      | Lo                           | gic 0                      | ON                | OFF                      |        |
|            | 0.                                                       | 07     | 0.63                    | 0                                   | .25    | Logic                                | c 0      | Lo                           | gic 1                      | OFF               | ON                       |        |
|            | 0.0                                                      | 002    | 0.62                    | 0                                   | .25    | Logic                                | c 0      | Lo                           | gic 1                      | OFF               | ON                       |        |
|            | 1.                                                       | 75     | 0.05                    | 0                                   | .25    | Logic                                | c 1      | Lo                           | gic 0                      | ON                | OFF                      |        |

### 3.4. Plasmonic Full-Adder Combinational Logic Circuit

The full-adder accepts two input bits and an input carry and generates an output sum and an output carry [27]. A full-adder is a combinational logic circuit with three inputs (A, B, and C<sub>i</sub>), two outputs, the two outputs are the output sum ( $\Sigma$ ) and the output carry (C<sub>out</sub>) according to Figure 5a,b.

To perform full-adder combinational logic circuit in our structure, we choose the left sub-structure as a structure to perform an output sum (first output) and choose the right sub-structure as a structure to perform an output carry (second output). The assigning of the input ports for the two sub-structures is shown in Table 4 (see Figure 1).

| Assigning Inp | out Signals to Por<br>Output (∑) | rts for the Sum | Assigning Input Signals to Ports for the Output Carry ( <i>C</i> <sub>out</sub> ) |        |        |  |  |
|---------------|----------------------------------|-----------------|-----------------------------------------------------------------------------------|--------|--------|--|--|
| Port 1        | Port 2                           | Port 3          | Port 5                                                                            | Port 6 | Port 7 |  |  |
| $C_i$         | В                                | Α               | $C_i$                                                                             | В      | Α      |  |  |
| $C_i$         | В                                | Α               | Α                                                                                 | В      | $C_i$  |  |  |
| $C_i$         | В                                | Α               | $C_i$                                                                             | Α      | В      |  |  |
| $C_i$         | В                                | Α               | $C_i$                                                                             | В      | Α      |  |  |
| Α             | В                                | $C_i$           | $C_i$                                                                             | В      | Α      |  |  |
| $C_i$         | В                                | Α               | $C_i$                                                                             | В      | Α      |  |  |
| $C_i$         | В                                | Α               | $C_i$                                                                             | В      | Α      |  |  |
| $C_i$         | В                                | Α               | $C_i$                                                                             | В      | Α      |  |  |

Table 4. Assigning input signals to ports of the outputs of the proposed plasmonic full-adder.

The function of this combinational logic circuit can be achieved by the constructive and destructive interference between the input signals in each sub-structure. When the one of Input Ports is in ON state (OFF-OFF-ON, OFF-ON-OFF, or ON-OFF-OFF), only the output sum is in ON state according to the value of transmission that is 0.2807 (above transmission threshold = 0.25) for three states. While, the output carry is OFF in these states according to the value of transmission that is 0.07 (below transmission threshold = 0.25) for three states. In forth state (OFF-ON-ON), only output carry is in ON state according to the value of transmission that is 0.07 (below transmission threshold = 0.25). While, the output sum is OFF according to the value of transmission that is 0.002 (below transmission threshold = 0.25). In sixth and seventh states (ON-OFF-ON or ON-ON-OFF), also the output carry is in ON state according to the value of transmission that is 0.63 (above transmission threshold = 0.25). While, the output sum is OFF according to the value of transmission that is 0.07 (below transmission threshold = 0.25). In sixth and seventh states (ON-OFF-ON or ON-ON-OFF), also the output carry is in ON state according to the value of transmission that is 0.63 (above transmission threshold = 0.25). While, the output sum is OFF according to the value of transmission that is 0.07 (below transmission threshold = 0.25). In eighth state (ON-ON-ON), both outputs are in ON state according to the value

of transmission that is 1.75 (above transmission threshold = 0.25). The constructive and destructive interferences occur when the Phase of input signals is the same or is the different, respectively. As a result, a full-adder combinational logic circuit is achieved without construction their internal logic gates. The transmission spectrum of the proposed plasmonic full-adder is shown in Figure 5c. Figure 5d–g show the magnetic field distribution of Logic 001, 011, 110 and 111 inputs plasmonic full-adder, respectively. The operation of the proposed plasmonic full-adder combinational logic circuit is summarized as in Table 5.



Figure 5. (a) and (b) the conventional full-adder logic symbol and its truth table, respectively. (c) The transmission spectrum of the proposed plasmonic full-adder for different states, according to its truth table. (d), (e), (f) and (g) the magnetic field distribution of Logic 001, 011, 110, and 111 inputs, respectively.

| (a)              |                  |                  |                       |                              |                    |                     |                    |                    |
|------------------|------------------|------------------|-----------------------|------------------------------|--------------------|---------------------|--------------------|--------------------|
| Input<br>State 1 | Input<br>State 2 | Input<br>State 3 | Input 1<br>(Phase)    | Input 2<br>Port 2<br>(Phase) | Input 3<br>(Phase) | Input 1<br>(Phase)  | Input 2<br>(Phase) | Input 3<br>(Phase) |
| Logic 0          | Logic 0          | Logic 0          | OFF (0°)              | OFF (0°)                     | OFF (0°)           | OFF (0°)            | OFF (0°)           | OFF (0°)           |
| Logic 0          | Logic 0          | Logic 1          | OFF (0°)              | OFF (0°)                     | ON (0°)            | OFF (0°)            | OFF (0°)           | ON (0°)            |
| Logic 0          | Logic 1          | Logic 0          | OFF ( $0^{\circ}$ )   | ON $(0^{\circ})$             | OFF $(0^{\circ})$  | OFF (0°)            | ON (0°)            | OFF $(0^{\circ})$  |
| Logic 0          | Logic 1          | Logic 1          | OFF ( $0^{\circ}$ )   | ON (180°)                    | ON (45°)           | OFF ( $0^{\circ}$ ) | ON (0°)            | ON (0°)            |
| Logic 1          | Logic 0          | Logic 0          | ON (0°)               | OFF ( $0^{\circ}$ )          | OFF $(0^{\circ})$  | ON $(0^{\circ})$    | OFF $(0^{\circ})$  | OFF $(0^{\circ})$  |
| Logic 1          | Logic 0          | Logic 1          | ON (180°)             | OFF ( $0^{\circ}$ )          | ON (45°)           | $ON(0^{\circ})$     | OFF $(0^{\circ})$  | ON (0°)            |
| Logic 1          | Logic 1          | Logic 0          | ON (180°)             | $ON(45^\circ)$               | OFF $(0^{\circ})$  | ON $(0^{\circ})$    | ON (0°)            | OFF $(0^{\circ})$  |
| Logic 1          | Logic 1          | Logic 1          | ON (0°)               | ON (0°)                      | ON (0°)            | ON (0°)             | ON (0°)            | ON (0°)            |
|                  |                  |                  |                       | (b)                          |                    |                     |                    |                    |
| T (Port          | 4) T (1          | Port 8)          | $T_{\mathrm{thresh}}$ | Sum<br>Output                | Output<br>Carry    | Outj<br>Por         | put<br>t 4         | Output<br>Port 8   |
| 0                |                  | 0                | 0.25                  | Logic 0                      | Logic 0            | OF                  | F                  | OFF                |
| 0.2825           | ; (              | 0.07             | 0.25                  | Logic 1                      | Logic 0            | ON                  | J                  | OFF                |
| 0.274            | (                | 0.07             | 0.25                  | Logic 1                      | Logic 0            | ON                  | J                  | OFF                |
| 0.02             | 1                | .12              | 0.25                  | Logic 0                      | Logic 1            | OF                  | F                  | ON                 |
| 0.2897           | ' (              | 0.07             | 0.25                  | Logic 1                      | Logic 0            | ON                  | J                  | OFF                |
| 0.07             | 0                | ).62             | 0.25                  | Logic 0                      | Logic 1            | OF                  | F                  | ON                 |
| 0.07             | 0                | ).63             | 0.25                  | Logic 0                      | Logic 1            | OF                  | F                  | ON                 |
| 1.74             | 1                | .74              | 0.25                  | Logic 1                      | Logic 1            | ON                  | V                  | ON                 |

 Table 5. Operation of the transmission for the proposed plasmonic full-adder.

## 4. The Comparison between the Proposed Work and the Previous Works

The proposed plasmonic combinational logic functions are compared to the previous papers as depicted in Table 6.

**Table 6.** Comparison between our proposed plasmonic combinational logic functions and previous papers.

| Criteria/Article)                                                    | This Article                                                                 | Ref. [10]                                 | Ref. [11]                                                                      | Ref. [12]                                                                      | Ref. [13]                                                                      | Ref. [14]                                  |
|----------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------|
| Software Program<br>Used                                             | FEM-2D                                                                       | FEM-2D                                    | Finite Difference Time<br>FEM-2D Domain                                        | Finite Difference Time<br>FEM-2D Domain                                        | Finite Difference<br>Time FEM-2D<br>Domain                                     | FEM-2D                                     |
| Proposed Structure                                                   | Nano-Rings<br>Insulator-Metal-Insulato<br>(IMI) Plasmonic<br>Nano-Waveguides | r Plasmonic<br>r Metal Slot<br>Waveguides | Linear Interference<br>Effects in Dielectric<br>Crossed Waveguide<br>Structure | Ring Resonator Based<br>Metal-Insulator-Metal<br>(MIM) Plasmonic<br>Waveguides | Mach–Zehnder<br>Interferometer<br>(MZI) Using a<br>Plasmonic MIM<br>Waveguides | Nonlinear<br>Plasmonic<br>Nanoca<br>vities |
| Number of Proposed<br>Combinational Logic<br>Functions               | 4 Combinational<br>Logic Functions                                           | 1<br>Combinational<br>Logic<br>Functions  | 1 Combinational<br>Logic Functions                                             | 2 Combinational<br>Logic Functions                                             | 1 Combinational<br>Logic Functions                                             | 1<br>Combinational<br>Logic<br>Functions   |
| Proposed<br>Combinational Logic<br>Functions                         | Half-Adder,<br>Half-Subtractor,<br>Comparator One-Bit,<br>and Full-Adder     | Half-Adder                                | Half-Adder                                                                     | Half-Adder and<br>Half-Subtractor                                              | Compar ator<br>One-Bit                                                         | Half-Adder<br>Full-Adder                   |
| Size                                                                 | $850~\text{nm}\times400~\text{nm}$                                           | Not<br>Available                          | $10~\mu m \times 28~\mu m$                                                     | More than 1260 nm $\times$ 1260 nm                                             | $17\mu m \times 3\mu m$                                                        | Less than 15 $\mu m \times 15 \ \mu m$     |
| Operating<br>Wave-Length (s)                                         | 1550 nm                                                                      | 530 nm                                    | 800 nm                                                                         | 630 nm, 901 nm, 1770<br>nm, and 1856 nm                                        | 1550 nm                                                                        | 750 nm and<br>770 nm                       |
| Dielectric Material<br>Used                                          | Teflon                                                                       | SiO2                                      | Organically Modified<br>Silica (ORMOSIL)                                       | Air                                                                            | Non-Linear Kerr<br>Material                                                    | Air                                        |
| Nobel Material Used                                                  | Silver                                                                       | Gold                                      | Gold                                                                           | Silver                                                                         | Silver                                                                         | Gold                                       |
| Model of<br>Description the<br>Relative Permittivity<br>of the Metal | Johnson and Christy<br>Data                                                  | Not<br>Available                          | Not Available                                                                  | Drude-Lorentz Model                                                            | Drude-Lorentz<br>Model                                                         | Not<br>Available                           |
| Performance<br>Measured                                              | Transmission                                                                 | Output<br>Optical<br>Power                | Intensity                                                                      | Transmission                                                                   | Intensity                                                                      | Transmission<br>and Contrast<br>Ratio      |

#### 5. Conclusions

In this paper, four plasmonic combinational logic functions have been proposed, designed and simulated using 2-D FEM. These combinational logic functions are half-adder, half-subtractor, comparator one-bit, and full-adder. The combinational logic functions are constructed by Nano-rings IMI plasmonic structure. By employing the coupling property between straight stripes and ring resonator waveguides, we can achieve a plasmonic combinational logic function. By changing the state of the Input Port(s), the position of the Input Port(s) and a Control Port(s), and the Phase of incident light in these ports, we can make the transmission in the Output Port minimized or maximized according to the required plasmonic combinational logic function. To give a decision that the proposed plasmonic combinational logic function is investigating the truth table of one of the combinational logic functions, we have established a threshold value of transmission to distinguish between Logic 1 and Logic 0 states. The proposed value of transmission threshold is 0.25 or 25%; choosing this value achieves four plasmonic combinational logic functions in one structure. Finally, the proposed plasmonic combinational logic functions are considered fundamental building blocks in photonic integrated circuits and all-optical signal processing systems, and pave a way to achieve ultra-high-speed optical chip circuits.

**Author Contributions:** This Research Conceptualization is done by M.N.A. and the methodology is done by S.H.A. and M.N.A. using Comsol Multiphysics 5.3 Software; Validation is done by S.H.A. and M.N.A.; Formal analysis is done by S.H.A. and M.N.A.; Investigation is done by S.H.A. and M.N.A.; Resources are done by S.H.A. and M.N.A.; Data curation is done by S.H.A. and M.N.A.; Writing-Original Draft Preparation is done by S.H.A.; Writing-Review & Editing is done by M.N.A.; Visualization is done by S.H.A. and M.N.A.; Supervision is done by M.N.A.; Project Administration is done by M.N.A.; Funding Acquisition is done by ourselves.

Funding: This research received no external funding.

Conflicts of Interest: The authors declare no conflict of interest.

#### References

- 1. Lezec, H.J.; Degiron, A.; Devaux, E.; Linke, R.A.; Martin-Moreno, L.; Garcia-Vidal, F.J.; Ebbesen, T.W. Beaming light from a subwavelength aperture. *Science* **2002**, *297*, 820–822. [CrossRef] [PubMed]
- Fu, Y.; Hu, X.; Lu, C.; Yue, S.; Yang, H.; Gong, Q. All-optical logic gates based on nanoscale plasmonic slot waveguides. *Nano Lett.* 2012, *12*, 5784–5790. [CrossRef] [PubMed]
- 3. Yu, S.; Piao, X.; Park, N. Slow-light dispersion properties of multiatomic multiband coupled-resonator optical waveguides. *Phys. Rev. A* 2012, *85*, 023823. [CrossRef]
- 4. Yu, S.; Piao, X.; Park, N. Controlling random waves with digital building blocks based on supersymmetry. *Phys. Rev. Appl.* **2017**, *8*, 054010. [CrossRef]
- 5. Dolatabady, A.; Granpayeh, N. All optical logic gates based on two dimensional plasmonic waveguides with nanodisk resonators. *J. Opt. Soc. Korea* **2012**, *16*, 432–442. [CrossRef]
- Wu, Y.D.; Hsueh, Y.T.; Shih, T.T. Novel all-optical logic gates based on microring metal-insulator-metal plasmonic waveguides. In Proceedings of the 2013 PIERS Proceedings, Taipei, Taiwan, 25–28 March 2013; pp. 169–172.
- Nozhat, N.; Granpayeh, N. All-optical logic gates based on nonlinear plasmonic ring resonators. *Appl. Opt.* 2015, 54, 7944–7948. [CrossRef] [PubMed]
- 8. Dolatabady, A.; Granpayeh, N. All-optical logic gates in plasmonic metal–insulator–metal nanowaveguide with slot cavity resonator. *J. Nanophoton.* **2017**, *11*, 026001. [CrossRef]
- 9. Liu, Z.; Ding, L.; Yi, J.; Wei, Z.; Guo, J. Design of a multi-bits input optical logic device with high intensity contrast based on plasmonic waveguides structure. *Opt. Commun.* **2019**, *430*, 112–118. [CrossRef]
- Khosroshahi, H.R.; Baghban, H. Design and Analysis of Plasmonic Half-Adder Based on Metal Slot Waveguide. In Proceedings of the Iranian Conference on Optics & Photonics, Shahid Beheshti University, Tehran, Iran, 13–15 January 2015; Optics and Photonics Society of Iran: Tehran, Iran, 2015.
- 11. Birr, T.; Zywietz, U.; Chhantyal, P.; Chichkov, B.N.; Reinhardt, C. Ultrafast surface plasmon-polariton logic gates and half-adder. *Opt. Express* **2015**, *23*, 31755–31766. [CrossRef] [PubMed]

- 12. Janipour, M.; Karami, M.A.; Zia, A. Plasmonic adder/subtractor module based on a ring resonator filter. *Iran. J. Electr. Electron. Eng.* **2016**, *12*, 113–118.
- 13. Kumar, S.; Singh, L.; Chen, N.K. All-optical bit magnitude comparator device using metal–insulator–metal plasmonic waveguide. *Opt. Eng.* **2017**, *56*, 121908. [CrossRef]
- 14. Xiea, J.; Niua, X.; Hu, X.; Wang, F.; Chai, Z.; Yang, H.; Gong, Q. Ultracompact all-optical full-adder and half-adder based on nonlinear plasmonic nanocavities. *Nanophotonics* **2017**, *6*, 1161–1173. [CrossRef]
- 15. Kumar, S.; Singh, L.; Raghuwanshi, S.K. *Design of Plasmonic Half-Adder and Half-Subtractor Circuits Employing Nonlinear Effect in Mach–Zehnder Interferometer;* Springer: Berlin/Heidelberg, Germany, 2016.
- Yu, S.; Piao, X.; Koo, S.; Shin, J.H.; Lee, S.H.; Min, B.; Park, N. Mode junction photonics with a symmetry breaking arrangement of mode-orthogonal heterostructures. *Opt. Express* 2011, *19*, 25500–25511. [CrossRef] [PubMed]
- 17. Serajmohammadi, S.; Alipour-Banaei, H.; Mehdizadeh, F. Proposal for realizing an all-optical half adder based on photonic crystals. *Appl. Opt.* **2018**, *57*, 1617–1621. [CrossRef] [PubMed]
- Gayen, D.K.; Chattopadhyay, T.; Bhattacharyya, A.; Basak, S.; Dey, A.D. All-optical half-adder/half-subtractor using terahertz optical asymmetric demultiplexer. *Appl. Opt.* 2014, 53, 8400–8409. [CrossRef] [PubMed]
- 19. Jiang, H.; Chen, Y.; Li, G.; Zhu, C.; Chen, A.X. Optical half-adder and half-subtracter employing the pockels effect. *Opt. Express* **2015**, *23*, 9784–9789. [CrossRef] [PubMed]
- 20. Jornet, J.M.; Akyildiz, I.F. Graphene-based plasmonic nano-antenna for terahertz band communication in nanonetworks. *IEEE J. Sel. Areas Commun. Suppl. Part* 2 2013, *31*, 685–694. [CrossRef]
- Anku, W.W.; Kiarii, E.M.; Sharma, R.; Joshi, G.M.; Shukla, S.K.; Govender, P.P. Photocatalytic Degradation of Pharmaceuticals Using Graphene Based Materials. In *A New Generation Material Graphene: Applications in Water Technology*; Naushad, M., Ed.; Springer: Basel, Switzerland, 2019; pp. 187–208.
- 22. Johnson, P.B.; Christy, R.W. Optical constants of the noble metals. Phys. Rev. 1972, 6, 4370–4379. [CrossRef]
- French, R.H.; Rodríguez-Parada, J.M.; Yang, M.K.; Derryberry, R.A.; Lemon, M.F.; Brown, M.J.; Haeger, C.R.; Samuels, S.L.; Romano, E.C.; Richardson, R.E. Optical properties of materials for concentrator photovoltaic systems. In Proceedings of the 2009 34th IEEE Photovoltaic Specialists Conference (PVSC), Philadelphia, PA, USA, 7–12 June 2009; pp. 394–399.
- 24. Chowdhury, Y. Plasmonic Waveguides: Design and Comparative Study. Master's Thesis, Royal Institute of Technology, Stockholm, Sweden, 2011.
- 25. Maradudin, A.A.; Sambles, J.R.; Barnes, W.L. *Modern Plasmonics*; Elsevier: Amsterdam, The Netherlands, 2014.
- 26. Lin, X.S.; Huang, X.G. Tooth-shaped plasmonic waveguide filters with nanometeric sizes. *Opt. Lett.* **2008**, *33*, 2874–2876. [CrossRef] [PubMed]
- 27. Floyd, T.L. Digital Fundamentals, 11th ed.; Pearson Education: London, UK, 2015.



© 2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).