

# Article Analysis of DC-Side Snubbers for SiC Devices Application

Mei Liang \*<sup>D</sup>, Jiwen Chen \* and Pengyu Jia

School of Electrical and Control Engineering, North China University of Technology, Beijing 100144, China \* Correspondence: liangmei@ncut.edu.cn (M.L.); chenjiwen@ncut.edu.cn (J.C.)

**Abstract:** Due to parasitic parameters existing in Silicon Carbide (SiC) devices application, SiC devices have poor turn-off performances. SiC diode and SiC MOSFET have severe turn-off overvoltage and oscillation. The DC-side snubber is one simple suppressing method. The simplest circuit is the high-frequency decoupling capacitor in parallel with the bridge leg. However, choosing the component value is empirical. Based on the turn-off terminal impedances of the SiC diode and the SiC MOSFET, the suppressing mechanism of this DC-side snubber is analyzed. The guideline selection for the component value is provided. Furthermore, the DC-side snubber with a damping resistor is analyzed based on the terminal impedances. The design principles are provided. Finally, the validity and effectiveness of the DC-side snubbers were proven based on the double-pulse test platform.

Keywords: SiC MOSFET; turn-off overvoltage; oscillation; DC-side snubber



Citation: Liang, M.; Chen, J.; Jia, P. Analysis of DC-Side Snubbers for SiC Devices Application. *Electronics* 2022, 11, 3874. https://doi.org/10.3390/ electronics11233874

Academic Editors: Ray-Hua Horng, Giovanna Mura, Qixin Guo, Chin-Han(King) Chung, Ching-Lien Hsiao and Francesco Giuseppe Della Corte

Received: 12 October 2022 Accepted: 20 November 2022 Published: 23 November 2022

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

# 1. Introduction

In recent years, Silicon Carbide (SiC) devices have emerged as a kind of promising candidates for high-performance power conversion [1,2]. Compared with state-of-theart silicon devices, they are featured with higher switching speeds and lower switching loss [3,4]. Therefore, the switching frequency of the power electronic equipment with SiC devices has been continuously pushed up to reduce the size of passive components, which realizes the high-power density [5,6]. However, due to parasitic parameters existing in SiC devices application, SiC devices have poor turn-off performances [7]. SiC diode and SiC MOSFET will have severe turn-off overvoltage and oscillation [8,9]. To avoid damaging the devices, the voltage rating must be enough, which will increase the system cost [10–12].

The turn-off terminal impedance is used to analyze the mechanism of the turn-off voltage and oscillation of the SiC MOSFET [13,14]. The parasitic capacitors of the SiC MOSFET and the loop parasitic inductors resonate, which amplifies the component of the excitation source and results in the turn-off overvoltage and oscillation [15,16]. The turn-off terminal impedance analysis method can be performed to provide the suppressing guidelines.

The suppressing methods for the turn-off overvoltage and oscillation on devices can be classified into two categories. One method is to reduce the switching speed of devices, which can be implemented by increasing the gate resistor. However, poor switching performances will be attained, including the switching delay time and the switching loss [17,18]. Another method is to add snubbers to the circuit. One type of snubber is connected directly to the devices, such as the R¬–C snubber [19,20] and the R–C–D snubber [21,22]. By these device snubbers, the turn-off overvoltage can be decreased, but the turn-on overcurrent and the loss can be increased. Furthermore, the suppressing effectiveness can be weakened by the added parasitic inductors owning to device snubbers. Therefore, device snubbers are used less in high-speed SiC devices application. Another type of snubber is the DC-side snubber, which is one simple suppressing method. The simplest circuit is the high-frequency decoupling capacitor in parallel with the bridge leg [23]. By DC-side snubbers, a portion of parasitic inductors can be decoupled from the switching power loop. However, choosing the component value is empirical. Moreover, the suppressing effectiveness is not good when the bulk of the decoupling capacitor leads



large parasitic inductors to the switching power loop. In a silicon IGBT application, a damping resistor is in series with the high-frequency decoupling capacitor to suppress the turn-off overvoltage [24]. However, the effectiveness will be decreased if parameters are not designed appropriately. Another DC-side snubber in [25] is the high-frequency decoupling capacitor in parallel with the capacitor-damping-resistor branch. The capacitor-damping-resistor branch is used to suppress the low-frequency oscillation on the turn-off voltage. Nevertheless, the low-frequency oscillation cannot be fully eliminated.

Based on previous considerations, this paper aims to design an effective DC-side snubber to suppress the turn-off overvoltage and oscillation for SiC devices application. One contribution from this paper is that the turn-off terminal impedances of the SiC diode and the SiC MOSFET were deduced. By these turn-off terminal impedances, the suppressing mechanisms and design principles of DC-side snubbers can be investigated. Another contribution of this paper is the guideline design for the DC-side snubbers is presented, which can provide the theoretical, not the empirical, design.

The rest of this paper is organized as follows. First, the suppressing mechanism of the simplest DC-side snubber is discussed in detail. Then, the DC-side snubber with the damping resistor is analyzed. Finally, the validity and effectiveness of the DC-side snubbers are verified by experimental results.

#### 2. Suppressing Mechanism of DC-Side Snubber C<sub>DE</sub>

In a phase-leg configuration, such as boost, buck-boost, half-bridge, and full-bridge, the active switch makes current communication with the freewheeling diode during the turn-on and turn-off transition of the active switch. The basic cell is shown in Figure 1, with one branch being the output current,  $I_0$ , one branch being the freewheeling diode, and one branch being the active switch, which was chosen to study. The input voltage source,  $V_{DC}$ , is constant. The output current,  $I_0$ , is constant.  $C_{DC}$  is the DC bulk capacitor.  $C_{\text{DE}}$  is the DC-side snubber capacitor. The switch, Q, is driven by the double pulse signal. The switching of *Q* causes current commutation with the external circuit and the diode, D. However, the parasitic elements existing in the circuit need to be considered due to the high-speed switching SiC MOSFET. The parasitic elements in Figure 1 are the gate–source capacitance ( $C_{\text{CS}}$ ), the gate–drain capacitance ( $C_{\text{CD}}$ ), the drain–source capacitance ( $C_{\text{DS}}$ ), the gate inductance ( $L_{\rm G}$ ), the drain inductance ( $L_{\rm D}$ ), the source inductance ( $L_{\rm S}$ ) of the Q and the junction capacitance ( $C_F$ ), the cathode inductance ( $L_{C1}$ ), and the anode inductance  $(L_{A1})$  of the diode (D). A SiC diode is employed as the freewheeling diode, which does not have the reverse recovery charge ( $Q_{rr}$ ) and has a low voltage drop.  $L'_{bus1}$ ,  $L'_{bus2}$ ,  $L''_{bus1}$ , and  $L''_{bus2}$  represent the interconnection parasitic inductors of the PCB traces.  $L_{CS}$  are the common source inductances shared by the switching power loop and the gate drive loop.  $R_{\rm G}$  represents the external gate drive resistance.  $v_{\rm P}$  is the gate signal for the SiC MOSFET.

The turn-on switching transition of the SiC MOSFET can be divided into four stages [26], which are the Turn-on Delay Time (Stage 1:  $t_1-t_2$ ), Current Rising Time (Stage 2:  $t_2-t_3$ ), Voltage Falling Time (Stage 3:  $t_3-t_4$ ), and Gate Remaining Charging Time (Stage 4:  $t_4-t_5$ ). The turn-off switching transition of the SiC MOSFET can be divided into four stages [26], which are the Turn-off Delay Time (Stage 5:  $t_5-t_6$ ), Voltage Rising Time (Stage 6:  $t_6-t_7$ ), Current Falling Time (Stage 7:  $t_7-t_8$ ), and Gate Remaining Discharging Time (Stage 8:  $t_8-t_9$ ). Figure 2 shows the switching waveforms of the SiC diode and the SiC MOSFET. During Stage 4, the turn-off overvoltage and oscillation of the SiC diode occur. During Stage 7 and Stage 8, the turn-off overvoltage and oscillation of the SiC MOSFET occur.



**Figure 1.** Phase-leg configuration with DC-side Snubber *C*<sub>DE</sub>.



Figure 2. Switching waveforms during the turn-on and turn-off transitions of the SiC MOSFET.

## 2.1. Analysis of Stage 4

At  $t_4$ , the voltage of the SiC diode,  $v_F$ , reaches the input voltage,  $V_{DC}$ . Then the turn-off overvoltage and oscillation on the SiC diode occurs. In this stage, the SiC MOSFET is equivalent to the on-state resistor ( $R_{DS_on}$ ). Figure 3a shows the equivalent circuit at this stage, in which  $L'_P$  is the sum of  $L_C$ ,  $L_A$ ,  $L_D$ ,  $L_{CS}$ ,  $L''_{bus1}$ , and  $L''_{bus2}$ .  $L'_{bus}$  is the sum of  $L'_{bus1}$  and  $L'_{bus2}$ . The parasitic capacitors of the SiC MOSFET are neglected because the SiC MOSFET is in the on-state. The terminal impedance  $Z_{d_1}$  is calculated as Equation (1), as the following,

$$Z_{d_{1}}(s) = \frac{N_{d_{1}}(s)}{D_{d_{1}}(s)},$$
(1)

where  $N_{d_1}(s)$  and  $D_{d_1}(s)$  are shown in Appendix A. The amplitude–frequency curves of the terminal impedance  $Z_{d_1}$  are shown in Figure 4a, based on the parameters in Table 1. To be consistent with the experimental verification in Section 4, parameters of the SiC MOSFET C2M0080120D and the SiC diode C4D20120A were used. Based on Figure 4a, there are

$$f_{d_1} \approx \frac{1}{2\pi \sqrt{L_P'\left(\frac{C_{\rm DE}C_{\rm F}}{C_{\rm DE}+C_{\rm F}}\right)}},\tag{2}$$

$$f_{d_{12}} \approx \frac{1}{2\pi \sqrt{L'_{\text{bus}}(C_{\text{DE}} + C_{\text{F}})}},$$
 (3)

where  $f_{d_11}$  represents the high-resonance frequency of the terminal impedance  $Z_{d_1}$ , and  $f_{d_12}$  represents the low-resonance frequency of the terminal impedance  $Z_{d_1}$ . The peak resonant impedances of the terminal impedance  $Z_{d_1}$  amplify the excitation source at the resonant frequencies and result in two oscillations overlaying on the turn-off voltage of the SiC diode.



Figure 3. Equivalent circuit with capacitor C<sub>DE</sub> (a) at Stage 4 and (b) at Stage 7 and Stage 8.



**Figure 4.** Amplitude–frequency curves of the terminal impedances,  $Z_{d_1}$  and  $Z_{m2_1}$ , with different  $C_{DE}$  (**a**) at Stage 4 and (**b**) at Stage 7 and Stage 8.

Table 1. Parameters for drawing the amplitude-frequency curve.

| Parameter          | Value  | Parameter      | Value  |
|--------------------|--------|----------------|--------|
| R <sub>DS_on</sub> | 0.2 Ω  | $L'_{\rm P}$   | 50 nH  |
| $C_{\rm GD}$       | 7.6 pF | $L'_{\rm bus}$ | 150 nH |
| $C_{\rm DS}$       | 75 pF  | $R_{ m G}$     | 15 Ω   |
| $C_{\mathrm{F}}$   | 67 pF  |                |        |

## 2.2. Analysis of Stage 7 and Stage 8

At  $t_7$ , the SiC diode and the SiC MOSFET make a current commutation, and the turn-off overvoltage of the SiC MOSFET occurs. At  $t_8$ , the current commutation comes to an end, and the oscillation on the turn-off voltage of the SiC MOSFET occurs. Figure 3b shows the equivalent circuit at these two stages. The capacitor of the SiC diode is neglected

because the SiC diode is in the on-state. The terminal impedance  $Z_{m2_1}$  is calculated as Equation (4),

$$Z_{m2_1}(s) = \frac{N_{m2_1}(s)}{D_{m2_1}(s)},\tag{4}$$

where  $N_{m2_1}(s)$  and  $D_{m2_1}(s)$  are shown in Appendix A. The amplitude–frequency curves of the terminal impedance,  $Z_{m2_1}$ , are based on the parameters in Table 1, as shown in Figure 4b. In Figure 4b, there are two resonant peaks existing on the terminal impedance  $Z_{m2_1}$ , which is the same as the terminal impedance  $Z_{d_1}$ . The resonant frequencies are expressed as Equations (2) and (3),

$$f_{\rm m2\_1\_1} \approx \frac{1}{2\pi \sqrt{L_{\rm P}'\left(\frac{C_{\rm DE}C_{\rm oss}}{C_{\rm DE}+C_{\rm oss}}\right)}},\tag{5}$$

$$f_{\rm m2\_1\_2} \approx \frac{1}{2\pi \sqrt{L_{\rm bus}'(C_{\rm DE} + C_{\rm oss})}},$$
 (6)

where  $f_{m2_1_1}$  represents the high-resonance frequency of the terminal impedance  $Z_{m2_1}$  and  $f_{m2_1_2}$  represents the low-resonance frequency of the terminal impedance  $Z_{m2_1}$ , and  $C_{oss} = C_{GD} + C_{DS}$ . The peak resonant impedances of the terminal impedance  $Z_{m2_1}$  amplify the excitation source at the resonant frequencies and result in two oscillations overlaying on the turn-off voltage of the SiC MOSFET.

# 2.3. Guideline Selection for Capacitor C<sub>DE</sub>

To realize the decouple of the inductor  $L'_{\text{bus}}$  from the switching power loop and make inductor  $L'_{\text{bus}}$  and parasitic capacitors  $C_F$ ,  $C_{\text{GD}}$ , and  $C_{\text{DS}}$  no resonance, capacitor  $C_{\text{DE}}$  must be much larger than the parasitic capacitors  $C_F$ ,  $C_{\text{GD}}$ , and  $C_{\text{DS}}$  according to Equations (1)–(6). In addition, the impedance  $Z_{L_1}$  of the paralleling branches  $L'_{\text{bus}}$  and  $C_{\text{DE}}$  at the high-resonance frequency  $f_{d1_11_1}$  and the high-resonance frequency  $f_{m2_11_1}$ should be much lower than the impedance of inductor  $L'_P$ . In general, the capacitor  $C_{\text{DE}}$ satisfies the inequality in Equation (7). It is considered that capacitor  $C_{\text{DE}}$  is large enough than parasitic capacitors  $C_F$ ,  $C_{\text{GD}}$ , and  $C_{\text{DS}}$ .

$$C_{\rm DE} \ge \max(100C_{oss}, 100C_{\rm F}). \tag{7}$$

The impedance  $Z_{L_1}$  of the paralleling branches  $L'_{bus}$  and  $C_{DE}$  can be expressed as Equation (8). In addition, Equation (9) should be satisfied and simplified as Equation (10).

$$Z_{\rm L_1}(s) = \frac{L'_{\rm bus}s}{C_{\rm DE}L'_{\rm bus}s^2 + 1}.$$
(8)

$$\begin{cases} |j2\pi f_{d_{-1}1}L'_{P}| \gg \left| \frac{j2\pi f_{d_{-1}1}L'_{bus}}{(j2\pi f_{d_{-1}1})^{2}C_{DE}L'_{bus}+1} \right| \\ |j2\pi f_{m2_{-1}1}L'_{P}| \gg \left| \frac{j2\pi f_{m2_{-1}1}L'_{bus}}{(j2\pi f_{m2_{-1}1})^{2}C_{DE}L'_{bus}+1} \right| .$$

$$(9)$$

Assuming that  $L'_{bus} = nL'_{P}$ . Equation (9) can be simplified as Equation (10),

$$C_{\rm DE} \gg \max\left(\left(1+\frac{1}{n}\right)C_{\rm F}, \left(1+\frac{1}{n}\right)C_{\rm oss}\right).$$
 (10)

As simplified steps of Equation (7), Equation (11) represents that capacitor  $C_{\text{DE}}$  satisfies Equation (10).

$$C_{\rm DE} \ge \max\left(100\left(1+\frac{1}{n}\right)C_{\rm F}, 100\left(1+\frac{1}{n}\right)C_{\rm oss}\right). \tag{11}$$

In Figure 4, capacitor  $C_{\text{DE}}$  is set to none, 0.1 nF, 1 nF, 10 nF, 100 nF, and 1000 nF, respectively. When capacitor  $C_{\text{DE}}$  is larger than 10nF, the peak impedances on the terminal impedances,  $Z_{d_11}$  and  $Z_{m2_1}$ , are obviously smaller than without the capacitor  $C_{\text{DE}}$ . In addition, the high-resonance frequencies are scarcely affected by capacitor  $C_{\text{DE}}$ . However, the low-frequency resonances are still affected by the capacitor  $C_{\text{DE}}$ . Based on Equations (3) and (6), the low-frequency resonances are caused by the capacitor  $C_{\text{DE}}$  and inductor  $L'_{\text{bus}}$ . The voltage fluctuation,  $\Delta v_{\text{CDE}}$ , on capacitor  $C_{\text{DE}}$  can be calculated as Equation (12). Assuming that the limitation of the voltage fluctuation is  $\Delta V_{\text{CDE}}$ , capacitor  $C_{\text{DE}}$  also needs to satisfy Equation (13).

$$\Delta v_{\rm CDE} = I_{\rm o} \sqrt{\frac{L_{\rm bus}'}{C_{\rm DE}}} \sin\left(\frac{t}{\sqrt{L_{\rm bus}' C_{\rm DE}}}\right). \tag{12}$$

$$C_{\rm DE} \ge \frac{4I_o^2}{\Delta V_{\rm CDE}^2} L_{\rm bus}^\prime.$$
(13)

In summary, the DC-side snubber  $C_{\text{DE}}$  needs to satisfy Equation (14), and the decoupling of the parasitic inductor  $L'_{\text{bus}}$  and the suppression for the low-frequency oscillation on the turn-off voltage can be realized.

$$C_{\rm DE} \ge \max(100C_{\rm F}, 100C_{oss}, 100\left(1 + \frac{1}{n}\right)C_{\rm F}, 100\left(1 + \frac{1}{n}\right)C_{\rm oss}, \frac{4I_{\rm o}^2}{\Delta V_{\rm CDE}^2}L_{\rm bus}').$$
(14)

#### 2.4. Analyzation for the Suppressing Effectiveness of Capacitor $C_{DE}$

Assume the peak impedances,  $Z_{d_1\_H\_P}$  and  $Z_{m2\_1\_H\_P}$ , of the SiC diode and SiC MOSFET with the capacitor  $C_{DE}$  are  $1/\rho$  times the peak impedances,  $Z_{d\_H\_P}$  and  $Z_{m2\_H\_P}$ , without the capacitor  $C_{DE}$ . Equations (15)–(18) express the peak impedances without and with the capacitor  $C_{DE}$ .

$$Z_{d_{H_P}} = \frac{L'_{P} + L'_{bus}}{R_{DS_on}C_{F}},$$
(15)

$$Z_{m2_H_P} = \frac{(L'_P + L'_{bus})C_{oss}}{R_G C_{GD}^2},$$
 (16)

$$Z_{d_{1}H_{P}} = \frac{L'_{P}}{R_{DS_{on}}C_{F}},$$
(17)

$$Z_{m2_1_H_P} = \frac{L'_P C_{oss}}{R_G C_{GD}^2}.$$
 (18)

Therefore, Equation (19) can be derived based on the relations between the peak impedances  $Z_{d_{-}H_{-}P}$ ,  $Z_{m2_{-}H_{-}P}$  and  $Z_{d_{-}1_{-}H_{-}P}$ ,  $Z_{m2_{-}1_{-}H_{-}P}$ .

$$\rho \le n+1. \tag{19}$$

Figure 5 presents the amplitude–frequency curves of terminal impedances,  $Z_{d_1}$  and  $Z_{m2_1}$ , with different *n* values based on parameters in Table 1. Inductors  $L'_{bus}$  and  $L'_P$  are set to 50 nH, 150 nH or 100 nH, 100 nH, respectively, which means n = 3 or n = 1. Based on Figure 5, the larger *n* is, the smaller  $L'_P$  is, which represents that the capacitor  $C_{DE}$  is closer to the devices, the lower the peak impedance is. Compared to without  $C_{DE}$ , the peak impedance of terminal impedances,  $Z_{d_1}$  and  $Z_{m2_1}$ , with  $C_{DE}$  is reduced nearly n/(n + 1) times.



**Figure 5.** Amplitude–frequency curves of terminal impedances,  $Z_{d_1}$  and  $Z_{m2_1}$ , with different *n* values (**a**) at Stage 4 and (**b**) at Stage 7 and Stage 8.

## 3. Analyzation for DC-Side Snubber with Damping Resistor $C_{\text{DE}}-R_{\text{DE}}$

When the DC-side snubber  $C_{\text{DE}}$  cannot be selected large enough to avoid the low-frequency oscillation on the turn-off voltage, the suppressing effectiveness is not good owning to the bigger capacitor with parasitic inductors added to the switching power loop. The DC-side snubber with a damping resistor can be used to solve this problem, which is the high-frequency decoupling capacitor in series with a damping resistor. Figure 6 shows the equivalent circuits with this DC-side snubber. Capacitor  $C_{\text{DE}}$  is to decouple the parasitic inductor  $L'_{\text{bus}}$ , and resistor  $R_{\text{DE}}$  is to dampen the low-frequency oscillation on the turn-off voltage.



**Figure 6.** Equivalent circuits with capacitor  $C_{\text{DE}}$  and resistor  $R_{\text{DE}}$  (**a**) at Stage 4, (**b**) at Stage 7 and Stage 8.

If capacitor  $C_{\text{DE}}$  satisfies Equation (7) and Equation (11) and realizes the decoupling of the inductor  $L'_{\text{bus}}$  from the switching power loop, the low-frequency resonance is only caused by the capacitor  $C_{\text{DE}}$  and inductor  $L'_{\text{bus}}$ . The impedance  $Z_{\text{L}_2}$  of the paralleling branches  $L'_{\text{bus}}$  and  $C_{\text{DE}}$ - $R_{\text{DE}}$  can be calculated as Equation (20),

$$Z_{\rm L_2}(s) = \frac{(C_{\rm DE}R_{\rm DE}s + 1)L_{\rm bus}'s}{C_{\rm DE}L_{\rm bus}'s^2 + C_{\rm DE}R_{\rm DE}s + 1}.$$
(20)

Due to the damping resistor  $R_{\text{DE}}$  that is in series with capacitor  $C_{\text{DE}}$ , the impedance  $Z_{\text{L}_2}$  at the high-resonance frequency  $f_{\text{dl}_1 1_1}$  and the high-resonance frequency  $f_{\text{m2}_1 1_1}$  should be much lower than the impedance of inductor  $L'_{\text{P}}$ . The relations can be expressed as Equation (21),

$$\left| j2\pi f_{d_{-1}}L'_{P} \right| \gg \left| \frac{(j2\pi f_{d_{-1}}C_{DE}R_{DE}+1)j2\pi f_{d_{-1}}L'_{bus}}{(j2\pi f_{d_{-1}})^{2}C_{DE}L'_{bus}+j2\pi f_{d_{-1}}C_{DE}R_{DE}+1} \right|$$

$$\left| j2\pi f_{m2\_1\_1}L'_{P} \right| \gg \left| \frac{(j2\pi f_{m2\_1\_1}C_{DE}R_{DE}+1)j2\pi f_{m2\_1\_1}L'_{bus}}{(j2\pi f_{m2\_1\_1})^{2}C_{DE}L'_{bus}+j2\pi f_{m2\_1\_1}C_{DE}R_{DE}+1} \right| .$$

$$(21)$$

Assuming that  $C_{\text{DE}} = m_1 C_F$  and  $C_{\text{DE}} = m_2 C_{\text{oss}}$ , Equation (21) can be simplified as

$$\begin{cases} R_{\rm DE} \ll R_{\rm DE1} \\ R_{\rm DE} \ll R_{\rm DE2} \end{cases}$$
(22)

where  $R_{\text{DE1}} = ((1 - nm_1)^2 - n^2)/((n^2 - 1)(n + 1)m_1))^{1/2}((L'_{\text{bus}} + L'_{\text{P}})/C_{\text{DE}})^{1/2}$  and  $R_{\text{DE2}} = (((1 - nm_2)^2 - n^2)/((n^2 - 1)(n + 1)m_2))^{1/2}((L'_{\text{bus}} + L'_{\text{P}})/C_{\text{DE}})^{1/2}$ . To reduce the scale of the damping resistor  $R_{\text{DE}}$ , Equation (22) can be simplified as,

$$R_{\rm DE} \le \min(\frac{1}{5}R_{\rm DE1}, \frac{1}{5}R_{\rm DE2}).$$
 (23)

Due to its discriminant of Equation (20), the low-frequency resonances on the terminal impedances,  $Z_{d_1}$  and  $Z_{m_2}$ , of the SiC diode and SiC MOSFET can be cancelled completely when the damping resistor  $R_{DE}$  satisfies Equation (24).

$$R_{\rm DE} \ge R_{\rm DE3},\tag{24}$$

where  $R_{\text{DE3}} = 2(n/(n+1))^{1/2}((L'_{\text{bus}} + L'_{\text{P}})/C_{\text{DE}})^{1/2}$ . According to Equations (23) and (24), Figure 7 shows the range of the damping resistor  $R_{\text{DE}}$ . The larger *n* is, the smaller the range of the damping resistor  $R_{\text{DE}}$  is.



**Figure 7.** Range of resistor *R*<sub>DE</sub> with different *n*.

According to Figure 7, the terminal impedances,  $Z_{d_2}$  and  $Z_{m2_2}$ , of the SiC diode and SiC MOSFET can be calculated as Equations (25) and (26),

$$Z_{d_2}(s) = \frac{N_{d_2}(s)}{D_{d_2}(s)},$$
(25)

$$Z_{m2_2}(s) = \frac{N_{m2_2}(s)}{D_{m2_2}(s)}.$$
(26)

where  $N_{d_2}(s)$ ,  $D_{d_2}(s)$ ,  $N_{m2_2}(s)$ , and  $D_{m2_2}(s)$  are shown in Appendix A. The amplitudefrequency curves of  $Z_{d_2}$  and  $Z_{m2_2}$ , based on Table 1, are shown in Figure 8. From Figure 8, the low-frequency peak impedances of  $Z_{d_2}$  and  $Z_{m2_2}$  are eliminated, which indicates this DC-side snubber can effectively suppress the low-frequency oscillation on turn-off voltage. In addition, if resistor  $R_{DE}$  satisfies its range requirement, the high-resonance frequency of the terminal impedance,  $Z_{d_2}$  and  $Z_{m2_2}$ , is scarcely affected, and the high-frequency peak impedances are reduced. It is indicated that inductor  $L'_{bus}$  can be decoupled from the switching power loop, and resistor  $R_{DE}$  has suppressing effectiveness on the turn-off overvoltage.



**Figure 8.** Amplitude–frequency curves of the terminal impedances,  $Z_{d_2}$  and  $Z_{m2_2}$ , with capacitor  $C_{DE}$  and resistor  $R_{DE}$  (**a**) at Stage 4 and (**b**) at Stage 7 and Stage 8.

#### 4. Experimental Results

To verify the suppressing effectiveness of DC-side snubbers, experiments using the 1200V SiC MOSFET C2M0080120D and the SiC diode C4D20120A by Cree Inc. are marked based on the double-pulse-test circuit. Figure 9 presents the testing platform, and Table 2 shows the test equipment used in the platform.



Figure 9. DC-side snubber testing platform.

Table 2. Test equipment used in the platform.

| Model              | Туре          | Bandwidth |
|--------------------|---------------|-----------|
| Tektronix TCP0030A | Current probe | 120 M     |
| Tektronix DPO4054B | Oscilloscope  | 500 M     |
| CP3308R            | Passive probe | 300 M     |
| SSDN-10            | Coaxial Shunt | 2000 M    |

Figure 10 shows the experimental waveforms without and with capacitor  $C_{DE}$ , in which capacitor  $C_{DE}$  is the multilayer ceramic capacitor and  $C_{DE} = 100$  nF. In Figure 10a,b, the turn-off voltage of the SiC diode is presented. In Figure 10c,d, the turn-off voltage of the SiC MOSFET is presented. Compared to results in Figure 10a,c, without capacitor  $C_{DE}$ , the turn-off overvoltage of the SiC diode and SiC MOSFET reduces obviously in Figure 10b,d. However, it is shown that the low-frequency oscillation overlays the high-frequency oscillation on the turn-off voltage of the SiC diode and SiC MOSFET.



**Figure 10.** Tested waveforms without and with capacitor  $C_{DE}$ . (a) Turn-off voltage of the SiC diode without  $C_{DE}$ , (b) turn-off voltage of the SiC diode with  $C_{DE} = 100 \text{ nF}$ , (c) turn-off voltage of the SiC MOSFET without  $C_{DE}$ , and (d) turn-off voltage of the SiC MOSFET with  $C_{DE} = 100 \text{ nF}$ .

Figure 11 shows the experimental waveforms with capacitor  $C_{\text{DE}}$  and resistor  $R_{\text{DE}}$ , in which  $C_{\text{DE}} = 100$  nF and  $R_{\text{DE}} = 2.5 \Omega$  or  $R_{\text{DE}} = 5 \Omega$ . In Figure 11a,b, the turn-off voltage of the SiC diode is presented. In Figure 11c,d, the turn-off voltage of the SiC MOSFET is presented. Compared to the results in Figure 10b,d, the low-frequency oscillations on the turn-off voltage of the SiC diode and SiC MOSFET are suppressed effectively. In addition, the turn-off overvoltage of the SiC diode and SiC MOSFET are reduced in Figure 11a,c, in which resistor  $R_{\text{DE}} = 2.5 \Omega$ . Comparing Figure 11a,c with Figure 11b,d, the turn-off overvoltage of the SiC diode and SiC MOSFET were obviously increased when  $R_{\text{DE}} = 5 \Omega$ .



**Figure 11.** Tested waveforms with capacitor  $C_{\text{DE}}$  and resistor  $R_{\text{DE}}$ . (a) Turn-off voltage of the SiC diode at  $C_{\text{DE}} = 100 \text{ nF}$  and  $R_{\text{DE}} = 2.5 \Omega$ , (b) turn-off voltage of the SiC diode at  $C_{\text{DE}} = 100 \text{ nF}$  and  $R_{\text{DE}} = 5 \Omega$ , (c) turn-off voltage of the SiC MOSFET at  $C_{\text{DE}} = 100 \text{ nF}$  and  $R_{\text{DE}} = 2.5 \Omega$ , and (d) turn-off voltage of the SiC MOSFET at  $C_{\text{DE}} = 100 \text{ nF}$  and  $R_{\text{DE}} = 5 \Omega$ .

Figure 12 presents the turn-off overvoltage of the SiC diode and the SiC MOSFET at different  $I_0$ ,  $V_{DC}$ , and  $R_G$ . From Figure 12, although the higher  $I_0$ , higher  $V_{DC}$ , and lower  $R_G$  make the turn-off overvoltage higher, DC-side snubbers have effective suppression on the turn-off overvoltage of the SiC diode and SiC MOSFET. Moreover, the DC-side snubber with the damping resistor  $C_{DE}$ - $R_{DE}$  is the most effective. Figure 13 presents the effect of DC-side snubbers on the switching losses of the SiC MOSFET at different  $I_0$  and  $V_{DC}$ . Figure 13 employs the switching losses of the SiC MOSFET without the snubber as a reference quantity and transforms the switching losses with DC-side snubbers into per-unit. The turn-on loss of the SiC MOSFET with DC-side snubbers increases, and the turn-off loss of the SiC MOSFET decrease, because a portion of parasitic inductors is decoupled from the power switching loop. Figure 14 presents the efficiency of a 1.1kW buck converter with DC-side snubbers. The tested conditions of the buck converter are presented in Table 3, and the efficiency is tested under open-loop control. From Figure 14, it is observed that the efficiency of the buck converter with  $C_{DE} = 100$  nF,  $R_{DE} = 2.5 \Omega$  is a little lower than with  $C_{DE} = 100$  nF, which is owning to the loss of  $R_{DE}$ .



**Figure 12.** Turn-off overvoltage of the SiC diode and the SiC MOSFET with DC-side snubbers (**a**) at different  $I_{0,r}$  (**b**) at different  $V_{DC,r}$  and (**c**) at different  $R_{G}$ .



**Figure 13.** Switching losses of the SiC MOSFET with DC-side snubbers (**a**) at different  $I_o$  and (**b**) at different  $V_{DC}$ . (Note: 0: turn-on loss or turn-off loss with no  $C_{DE}$ , 1: turn-on loss with  $C_{DE} = 100$  nF, 2: turn-on loss with  $C_{DE} = 100$  nF and  $R_{DE} = 2.5 \Omega$ , 4: turn-off loss with  $C_{DE} = 100$  nF, 5: turn-off loss with  $C_{DE} = 100$  nF and  $R_{DE} = 2.5 \Omega$ ).



Figure 14. Efficiency of the buck converter with DC-side snubbers.

| lable 3. Efficiency-tested conditions ( | ot tr | he buck | converter. |
|-----------------------------------------|-------|---------|------------|
|-----------------------------------------|-------|---------|------------|

| Parameter      | Value        | Parameter           | Value  |
|----------------|--------------|---------------------|--------|
| Input voltage  | 600 V        | Switching frequency | 50 kHz |
| Output voltage | 150 V        | Output inductor     | 100 µH |
| Output power   | 700 W~1100 W | Output capacitor    | 220 µF |

## 5. Conclusions

This paper designs effective DC-side snubbers to suppress the turn-off overvoltage and oscillation for SiC devices application. By the turn-off terminal impedances of the SiC diode and SiC MOSFET, the suppressing mechanisms and design principles of DC-side snubbers are investigated. Based on the above analysis and experimental results, the following conclusions can be drawn:

- (1) According to the guideline design for DC-side snubbers, the turn-off overvoltage and oscillation of the SiC diode and the SiC MOSFET can be suppressed effectively.
- (2) Capacitor C<sub>DE</sub> is closer to devices, which represents the parasitic inductors in the switching power loop are lower, which means the lower the peak impedance is and the lower the turn-off overvoltage is.
- (3) The DC-side snubber with the damping resistor C<sub>DE</sub>-R<sub>DE</sub> can not only eliminate the low-frequency oscillation on the turn-off voltage but also can reduce the turn-off overvoltage.

Author Contributions: Conceptualization, M.L.; methodology, M.L.; validation, M.L.; writing, M.L.; funding acquisition, J.C. and P.J. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by the National Key R&D Program of China, grant number 2021YFF0700102 and the National Natural Science Foundation of China, grant number 51907002.

Data Availability Statement: Not applicable.

**Conflicts of Interest:** The authors declare no conflict of interest. The funders had no role in the design of the study; in the collection, analyses, or interpretation of data; in the writing of the manuscript; or in the decision to publish the results.

## Appendix A

In Equation (1),  $N_{d 1}(s)$  and  $D_{d 1}(s)$  are as the following,

$$N_{d_{1}}(s) = C_{DE}L'_{bus}L'_{P}s^{3} + C_{DE}L'_{bus}R_{DS_{on}}s^{2} + L_{P}s + R_{DS_{on}}$$
(A1)

 $D_{d_{1}}(s) = C_{DE}C_{F}L'_{bus}L'_{P}s^{4} + C_{DE}C_{F}L'_{bus}R_{DS_{on}}s^{3} + (C_{DE}L'_{bus} + C_{F}L_{P})s^{2} + C_{F}R_{DS_{on}}s + 1$ (A2)

In Equation (4),  $N_{m2_1}(s)$  and  $D_{m2_1}(s)$  are as the following,

$$N_{m2_1}(s) = s \left( C_{DE} C_{GD} L'_{bus} L'_P R_G s^3 + C_{DE} L'_{bus} L'_P s^2 + C_{GD} R_G L_P s + L_P \right)$$
(A3)

 $D_{m2_{-1}}(s) = C_{DE}C_{DS}C_{GD}L'_{bus}L'_{P}R_{G}s^{5} + C_{DE}C_{oss}L'_{bus}L'_{P}s^{4} + C_{GD}R_{G}(C_{DE}L'_{bus} + C_{DS}L_{P})s^{3} + (C_{DE}L'_{bus} + C_{oss}L_{P})s^{2} + C_{GD}R_{G}s + 1$ (A4)

In Equation (25),  $N_{d_2}(s)$  and  $D_{d_2}(s)$  are as the following,

 $N_{d_{2}}(s) = C_{DE}L_{bus}L_{P}s^{3} + (C_{DE}L_{bus}R_{DE} + C_{DE}L_{bus}R_{DS_{on}} + C_{DE}L_{P}R_{DE})s^{2} + (L_{P} + C_{DE}R_{DS_{on}})s + R_{DS_{on}}$  (A5)

 $D_{d_{2}}(s) = C_{DE}C_{F}L'_{bus}L'_{P}s^{4} + (C_{DE}C_{F}L'_{bus}R_{DS\_on} + C_{DE}C_{F}L_{P}R_{DE})s^{3} + (C_{DE}L'_{bus} + C_{F}L_{P} + C_{DE}C_{F}R_{DE}R_{DS\_on})s^{2} + (C_{DE}R_{DE} + C_{F}R_{DS\_on})s + 1$ (A6)

In Equation (26),  $N_{m2}_{2}(s)$  and  $D_{m2}_{2}(s)$  are as the following,

$$N_{m2_2}(s) = C_{DE}C_{GD}L'_{bus}L'_PR_Gs^4 + (C_{DE}L'_{bus}L'_P + C_{DE}C_{GD}L_PR_{DE}R_G)s^3 + (C_{DE}L'_{bus}R_{DE} + C_{GD}L'_{bus}R_G + C_{DE}L'_PR_{DE} + C_{GD}L'_PR_G)s^2 + L_{PS}$$
(A7)

 $D_{m2_2}(s) = C_{DE}C_{DS}C_{GD}L_{bus}L_{P}R_Gs^5 + (C_{DE}C_{oss}L_{bus}L_{P} + C_{DE}C_{DS}C_{GD}L_{P}R_{DE}R_G)s^4 + (C_{GD}C_{oss}L_{bus}R_G + C_{DE}C_{oss}L_{P}R_{DE} + C_{DS}C_{GD}L_{P}R_G)s^3 + (C_{DE}L_{bus} + C_{oss}L_{P} + C_{DE}C_{GD}R_{DE}R_G)s^2 + (A8) + (C_{DE}R_{DE} + C_{GD}R_G)s + 1$ 

#### References

- 1. Millan, J.; Godignon, P.; Perpiñà, X.; Pérez-Tomás, A.; Rebollo, J. A survey of wide bandgap power semiconductor devices. *IEEE Trans. Power Electron.* **2013**, *29*, 2155–2163. [CrossRef]
- 2. Jouha, W.; Oualkadi, A.; Dherbécourt, P.; Joubert, E.; Masmoudi, M. Silicon carbide power MOSFET model: An accurate parameter extraction method based on the levenberg–marquardt algorithm. *IEEE Trans. Power Electron.* **2018**, *33*, 9130–9133. [CrossRef]
- Hashimoto, K.; Okuda, T.; Hikihara, T. A flyback converter with SiC power MOSFET operating at 10 MHz: Reducing leakage inductance for improvement of switching behaviors. In Proceedings of the 2018 International Power Electronics Conference (IPEC-Niigata 2018–ECCE Asia), Niigata, Japan, 20–24 May 2018; pp. 3757–3761.
- Zhang, W.; Zhang, Z.; Wang, F.; Costinett, D.L.; Tolbert, M.; Blalock, B.J. Characterization and Modeling of a SiC MOSFET's turn-on overvoltage. In Proceedings of the 2018 IEEE Energy Conversion Congress and Exposition (ECCE), Portland, OR, USA, 23–27 September 2018; pp. 7003–7009.
- 5. Koiwa, K.; Itoh, J.I. A maximum power density design method for nine switches matrix converter using SiC-MOSFET. *IEEE Trans. Power Electron.* **2015**, *31*, 1189–1202. [CrossRef]
- Hazra, S.; De, A.; Cheng, L.; Palmour, J.; Schupbach, M.; Hull, B.A.; Allen, S.; Bhattacharya, S. High switching performance of 1700-V, 50-A SiC power MOSFET over Si IGBT/BiMOSFET for advanced power conversion applications. *IEEE Trans. Power Electron.* 2015, *31*, 4742–4754.
- Lemmon, A.; Mazzola, M.; Gaord, J.; Parker, C. Stability considerations for silicon carbide field-effect transistors. *IEEE Trans. Power Electron.* 2013, 28, 4453–4459. [CrossRef]
- 8. Mohan, N.; Undeland, T.M. Power Electronics: Converters, Applications, and Design; John Wiley & Sons: Hoboken, NJ, USA, 2007.
- Zhang, Z.; Guo, B.; Wang, F.; Tolbert, L.M.; Blalock, B.J.; Liang, Z. Impact of ringing on switching losses of wide band-gap devices in a phase-leg configuration. In Proceedings of the 2014 IEEE Applied Power Electronics Conference and Exposition—APEC 2014, Fort Worth, TX, USA, 16–20 March 2014; pp. 2542–2549.
- Kadavelugu, A.; Baek, S.; Dutta, S.; Bhattacharya, S.; Scofield, J. High-frequency design considerations of dual active bridge 1200 V SiC MOSFET DC-DC converter. In Proceedings of the 2011 Twenty-Sixth Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Fort Worth, TX, USA, 6–11 March 2011; pp. 314–320.
- Wang, Y.; De Haan, S.W.H.; Ferreira, J.A. Potential of improving PWM converter power density with advanced components. In Proceedings of the 2009 13th European Conference on Power Electronics and Applications, Barcelona, Spain, 8–10 September 2009; pp. 1–10.
- 12. Liu, Q.; Wang, S.; Baisden, A.C.; Wang, F.; Boroyevich, D. EMI suppression in voltage source converters by utilizing dc-link decoupling capacitors. *IEEE Trans. Power Electron.* **2007**, *22*, 1417–1428.
- 13. Chen, Z. Electrical Integration of SiC Power Devices for High-Power-Density Applications; Virginia Polytechnic Institute and State University: Blacksburg, VA, USA, 2013.
- Chen, Z.; Yao, Y.; Boroyevich, D.; Ngo, K.; Mattavelli, P. Exploration of a switching loop snubber for parasitic ringing suppression. In Proceedings of the 2014 IEEE Energy Conversion Congress and Exposition (ECCE), Pittsburgh, PA, USA, 14–18 September 2014; pp. 1605–1612.
- 15. Zhang, Z.; Wang, F. Driving and Characterization of wide bandgap semiconductors for voltage source converter applications. In Proceedings of the 2014 IEEE Wide Bandgap Power Devices and Applications, Knoxville, TN, USA, 13–15 October 2014; pp. 1–84.

- 16. Witcher, J.B. *Methodology for Switching Characterization of Power Devices and Modules;* Virginia Polytechnic Institute and State University: Blacksburg, VA, USA, 2003.
- Pilli, N.K.; Singh, S.K. Influence of peak gate current and rate of rise of gate current on switching behaviour of SiC MOSFET. In Proceedings of the 2017 IEEE Transportation Electrification Conference (ITEC-India), Pune, India, 13–15 December 2017; pp. 1–6.
- 18. Joko, M.; Goto, A.; Hasegawa, M.; Miyahara, S.; Murakami, H. Snubber circuit to suppress the voltage ringing for SiC device. In Proceedings of the PCIM Europe 2015, Nuremberg, Germany, 19–20 May 2015; pp. 1–6.
- 19. Liu, T.; Ning, R.; Wong, T.T.; Shen, Z.J. Modeling and Analysis of SiC MOSFET Switching Oscillations. *IEEE J. Emerg. Sel. Top. Power Electron.* **2016**, *4*, 747–756. [CrossRef]
- Yamashita, Y.; Furuta, J.; Inamori, S.; Kobayashi, K. Design of RCD snubber considering wiring inductance for MHz-switching of SiC-MOSFET. In Proceedings of the 2017 IEEE 18th Workshop on Control and Modeling for Power Electronics (COMPEL), Stanford, CA, USA, 9–12 July 2017; pp. 1–6.
- 21. Wang, J.; Li, R.T.; Chung, H.S. An Investigation into the Effects of the Gate Drive Resistance on the Losses of the MOSFET– Snubber–Diode Configuration. *IEEE Trans. Power Electron.* **2012**, *27*, 2657–2672. [CrossRef]
- Li, H.; Munk-Nielsen, S. Challenges in switching SiC MOSFET without ringing. In Proceedings of the PCIM Europe 2014, Nuremberg, Germany, 20–22 May 2014; pp. 1–6.
- Chen, Z.; Boroyevich, D.; Mattavelli, P.; Ngo, K. A frequency-domain study on the effect of DC-link decoupling capacitors. In Proceedings of the 2018 IEEE Energy Conversion Congress and Exposition (ECCE), Denver, CO, USA, 28 October 2013; pp. 1886–1893.
- Petterteig, A.; Lode, J.; Undeland, T.M. IGBT turn-off losses for hard switching and with capacitive snubbers. In Proceedings of the 1991 IEEE Industry Applications Society Annual Meeting, Dearborn, MI, USA, 28 September–4 October 1991; pp. 1501–1507.
- Liang, M.; Li, Y.; Chen, Q.; Lu, Y.; Yu, H.; Zheng, T.Q.; Guo, H.; Zhao, F. Research on an improved DC-side snubber for suppressing the turn-off overvoltage and oscillation in high speed SiC MOSFET application. In Proceedings of the 2014 IEEE Energy Conversion Congress and Exposition (ECCE), Cincinnati, OH, USA, 1–5 October 2017; pp. 1358–1365.
- 26. Liang, M.; Zheng, T.Q.; Li, Y. An Improved Analytical Model for Predicting the Switching Performance of SiC MOSFETs. J. Power Electron. 2016, 16, 374–387. [CrossRef]