An Ultra-Low Power Fast Transient LDO with Dynamic Bias

: A low-dropout linear regulator (LDO) without external capacitors is designed, combining ultra-low power consumption and ultra-fast transient response. The common support voltage of the LDO is 2.5 V to 3.6 V with a stable output voltage of 1.2 V and an output current dynamic range of 10 µ A to 20 mA to supply power to other circuit modules. A Rail-to-Rail Input-Output (RRIO) Class AB push-pull output ampliﬁer and a dynamic bias circuit are also designed. Meanwhile, a dynamic bias circuit which can regulate the operating current of error ampliﬁer is proposed by monitoring output voltage variation in order to provide a larger compensation current to the operational ampliﬁer when the load current changes are at high frequency and maintain ultra-low operating current at low clock frequency. The LDO is designed without resistors, and the deep well NMOS is applied in the output stage in order to reduce the difﬁculty of loop compensation. Designed in a 180 nm CMOS process, the post-simulation results show that under the condition of 40 ◦ C and 3 V input voltage, the static power consumption is 31.7 nA with a settling time ( ± 5%) of less than 35 ns.


Introduction
System on chip (SoC) and very large-scale integrated (VLSI) circuits need fully integrated power management units with high power efficiency and low design cost.Such power units are required to provide high-quality power supplies to integrated circuits with minimal power losses.Various topologies are able to satisfy different applications, such as linear regulator, dc-dc converters, etc.For analog circuits, a high power-supply-reject regulator is needed, while an ultra-fast transient response regulator is required in digital circuits [1,2].Previous LDO have mainly focused on current efficiency by optimizing quiescent current.However, for low-voltage, high-performance digital circuits, the regulator needs to have both high power-supply-reject and fast transient response.To achieve fast transient response, many techniques have been proposed.A flipped voltage follower (FVF) is used to achieve a fast transient and low power consumption [3].RC feed-back circuits, switching capacitor filters, and negative capacitor networks are used in [4][5][6] to obtain high power supply rejection at higher frequency.The design introduced in [7] can achieve high performance by sensing the load current and adding dynamic bias, a buffer stage, and differential detection of the input ripple.However, the structure is complicated, and additional structures are needed to ensure system stability.
Plenty of methods have been presented to achieve lower quiescent current.The LDO proposed in [8] uses bulk transconductance, g mb , to achieve a quiescent current of 7 nA.Adaptive biasing and two cross-summed transconductance cells are described in [9], consuming only 25 nA with no load current.Based on a super source follower, an adaptive biasing scheme is used to measure the absolute voltage difference between the two inputs of the error amplifier and to modify the biasing current [10].In this manuscript, a LDO that can measure changes in output ripple differentially with less current is proposed.Only when the output impedance changes at high operating speed is the dynamic bias required to provide a large current to meet the requirements of bandwidth and slew rate.
The rest of this manuscript is organized as follows.Section 2 shows the architecture of the proposed LDO.Section 3 introduces the circuit implementation and analyzes the small signal mode, system stability, and the system closed-loop bandwidth.The simulation results are given in Section 4. Finally, Section 5 presents the conclusions.

Proposed LDO Architecture
The basic structure of the LDO is shown in Figure 1.It consists of the dynamic current bias, the error amplifier, and the power transistor (as the power stage).A detailed description of the dynamic current bias and amplifier are presented in next section.The output stage, of which the substrate is directly connected to the source and used to provide the load current with its leakage, is composed of a deep-trench NMOS transistor.The gate of the power transistor is directly controlled by the operational amplifier to reduce the overshoot of the V out by discharging quickly.
Only when the output impedance changes at high operating speed is the dynamic bias required to provide a large current to meet the requirements of bandwidth and slew rate.
The rest of this manuscript is organized as follows.Section 2 shows the architecture of the proposed LDO.Section 3 introduces the circuit implementation and analyzes the small signal mode, system stability, and the system closed-loop bandwidth.The simulation results are given in Section 4. Finally, Section 5 presents the conclusions.

Proposed LDO Architecture
The basic structure of the LDO is shown in Figure 1.It consists of the dynamic current bias, the error amplifier, and the power transistor (as the power stage).A detailed description of the dynamic current bias and amplifier are presented in next section.The output stage, of which the substrate is directly connected to the source and used to provide the load current with its leakage, is composed of a deep-trench NMOS transistor.The gate of the power transistor is directly controlled by the operational amplifier to reduce the overshoot of the Vout by discharging quickly.Generally, the best method to trade low power consumption for fast transient response is to sample the gate capacitance at the output pole and add current limiting resistance to ensure that the sampling current is kept within a small range.However, the static power consumption still increases with the load current.Based on the FVF structure, when the load is switched, the LDO uses the loop from the output end to the gate of the power transistor for feedback regulation.By dynamically adjusting the working current of the operational amplifier, this structure can greatly improve the bandwidth and gain to meet the requirement of a high transient response.The static power consumption will be irrelevant to the load current.
The LDO is fully integrated on-chip using MOS transistors for loop compensation instead of off-chip capacitors.Most transistors are designed in the same finger width to reduce process mismatches.The structure shows high reliability, since the overall process deviation is small, according to the corner simulation

Circuits Implementation of the Proposed Scheme
Figure 2 shows a detailed schematic of the LDO, including the differential dynamic current bias, the class AB complementary push-pull error amplifier, and the power stage.Generally, the best method to trade low power consumption for fast transient response is to sample the gate capacitance at the output pole and add current limiting resistance to ensure that the sampling current is kept within a small range.However, the static power consumption still increases with the load current.Based on the FVF structure, when the load is switched, the LDO uses the loop from the output end to the gate of the power transistor for feedback regulation.By dynamically adjusting the working current of the operational amplifier, this structure can greatly improve the bandwidth and gain to meet the requirement of a high transient response.The static power consumption will be irrelevant to the load current.
The LDO is fully integrated on-chip using MOS transistors for loop compensation instead of off-chip capacitors.Most transistors are designed in the same finger width to reduce process mismatches.The structure shows high reliability, since the overall process deviation is small, according to the corner simulation

Circuits Implementation of the Proposed Scheme
Figure 2 shows a detailed schematic of the LDO, including the differential dynamic current bias, the class AB complementary push-pull error amplifier, and the power stage.

Stability Analysis of RRIO Amplifier
The amplifier is composed of an N-P complementary error amplifier, as shown in Figure 2. The second stage is composed of common source amplifier.Because of the complementary design, rail-to-rail input and output can be achieved.By introducing the internal mismatch of a differential pair, the common source amplifier has low power consumption.Compared with other RRIO amplifiers, its input stage structure is simpler.The internal poles of the amplifier are pushed to high frequencies through dynamic pole compensation with high stability in the loop.
Figure 3 shows the small signal model of the LDO structure.Taking the input and output impedance at all levels into account, an open-loop transfer function is given as Equation (1).
It is worth noting that in the first stage small signal model, a mismatch of M1 and M2 of about 3:4 to improve the static voltage of Mout1 is introduced so that the second-stage amplifier works in a sub-threshold state in order to reduce current consumption. is the ground capacitance of the gate of M1 and M2.Dynamic pole compensation is used at

Stability Analysis of RRIO Amplifier
The amplifier is composed of an N-P complementary error amplifier, as shown in Figure 2. The second stage is composed of common source amplifier.Because of the complementary design, rail-to-rail input and output can be achieved.By introducing the internal mismatch of a differential pair, the common source amplifier has low power consumption.Compared with other RRIO amplifiers, its input stage structure is simpler.The internal poles of the amplifier are pushed to high frequencies through dynamic pole compensation with high stability in the loop.
Figure 3 shows the small signal model of the LDO structure.Taking the input and output impedance at all levels into account, an open-loop transfer function is given as Equation (1).

Stability Analysis of RRIO Amplifier
The amplifier is composed of an N-P complementary error amplifier, as shown in Figure 2. The second stage is composed of common source amplifier.Because of the complementary design, rail-to-rail input and output can be achieved.By introducing the internal mismatch of a differential pair, the common source amplifier has low power consumption.Compared with other RRIO amplifiers, its input stage structure is simpler.The internal poles of the amplifier are pushed to high frequencies through dynamic pole compensation with high stability in the loop.
Figure 3 shows the small signal model of the LDO structure.Taking the input and output impedance at all levels into account, an open-loop transfer function is given as Equation (1).
It is worth noting that in the first stage small signal model, a mismatch of M1 and M2 of about 3:4 to improve the static voltage of Mout1 is introduced so that the second-stage amplifier works in a sub-threshold state in order to reduce current consumption. is the ground capacitance of the gate of M1 and M2.Dynamic pole compensation is used at It is worth noting that in the first stage small signal model, a mismatch of M 1 and M 2 of about 3:4 to improve the static voltage of M out1 is introduced so that the second-stage amplifier works in a sub-threshold state in order to reduce current consumption.C E is the ground capacitance of the gate of M 1 and M 2 .Dynamic pole compensation is used at the output node of the first stage.M 6 , connected in the form of diode, can dynamically reduce the output resistance of this stage with a change of output current for dynamic frequency compensation.On this basis, the bandwidth of the operational amplifier is dynamically compensated for, according to the variation of the switching load of the proposed LDO, which is quite different from a conventional static compensation structure.As a result, the compensated operational amplifier has no low-frequency poles except in the power transistor grid and output stage.Therefore, it can be equivalent to a single-stage operational amplifier.The two poles of LDO are given in Equations ( 2) and (3).
In short, our new structure adopts mismatched transistors to compensate for the frequency response of the operational amplifier by reducing the output resistance, while the power stage uses the deep-trench NMOS transistor of the source follower structure as the output pole.The number of poles is reduced to the greatest extent.Regarding the stability of the loop, capacitance compensation is not required, which reduces the chip size.

Dynamic Bias
As the subthreshold bias part, M i1 to M i5 provide the basic current bias for the whole LDO to ensure that the circuit works in the subthreshold state when the output load remains unchanged.The gates of M i17 and M i20 sense changes in V OUT through capacitance and provide a large compensation current when necessary.M i13 to M i16 have two functions: to provide the subthreshold gate voltage for M i17 and M i20 in steady state and to adjust the voltage across the detection capacitor in order to restore the bias voltage when V OUT changes rapidly.If V OUT overshoots due to load switching, the gate voltage of M i17 and M i20 also increases, because the voltage at both ends of the capacitor cannot change suddenly.V gs14 of M i14 increases while V gs15 of M i15 decreases, which can safeguard large resistance on this branch to reduce power consumption.The complementary structure of M i17 and M i20 can ensure the provision of a large compensation current, regardless of V OUT overshoot or undervoltage.

Compensation Current
When V OUT changes suddenly, a high-frequency current inflows from the detection capacitor, which can be given as (4): If V OUT undervoltage, the current inflows from the detection capacitor with an increase of current flowing through M i15 and a decrease of current flowing through M i14 , as shown in Figure 4, resulting in the generation of a large compensation current in M i17 , as shown in Figure 5a, which can increase the bandwidth of the operational amplifier.In another case, the compensation current generated by the M i20 is shown in Figure 5b when the load current drops.
I i20 is the subthreshold current when the system is in a static state.When V OUT no longer changes, the gate voltage of M i17 and M i20 will slowly reset to the static working point.If the output changes frequently and V OUT changes again before the gate voltage is completely reset, the bias will remain at a high static current level.This can strengthen the transient performance of LDO so as to realize adaptive adjustments to frequency of different loads, as shown in Figure 6. is the subthreshold current when the system is in a static state.When  no longer changes, the gate voltage of  and  will slowly reset to the static working point.If the output changes frequently and  changes again before the gate voltage is completely reset, the bias will remain at a high static current level.This can strengthen the transient performance of LDO so as to realize adaptive adjustments to frequency of different loads, as shown in Figure 6. is the subthreshold current when the system is in a static state.When  no longer changes, the gate voltage of  and  will slowly reset to the static working point.If the output changes frequently and  changes again before the gate voltage is completely reset, the bias will remain at a high static current level.This can strengthen the transient performance of LDO so as to realize adaptive adjustments to frequency of different loads, as shown in Figure 6.

C
Electronics 2022, 11, x FOR PEER REVIEW 6 Figure 6.Current consumption vs. load switching frequency.

Transient Analysis
The maximum offset of undervoltage  and the adjustment time of the sy Δ are determined by (7) and (8).The adjustment time mainly consists of large small signal responses.
where  is the grid capacitance of power regulator, Δ is the variation of load rent, Δ is the variation of the gate voltage that should be adjusted as required,  the charging current, and  is the closed loop bandwidth of the system.
In contrast, the maximum offset and adjustment time during system overshoot a follows: Because there is no load capacitance of several  outside the chip, the LDO mo integrated inside the chip has a large degree of overshoot.To increase the transien sponse performance of the LDO, the closed-loop bandwidth and  are often impro The proposed dynamic bias structure can rapidly increase the closed-loop bandwidth  by detecting the change of output voltage in order to reduce the response time o loop.
As is shown in Figure 7, when the dynamic compensation current increases the

Transient Analysis
The maximum offset of undervoltage V dip and the adjustment time of the system ∆t dip are determined by (7) and (8).The adjustment time mainly consists of large and small signal responses.
where C P is the grid capacitance of power regulator, ∆I OUT is the variation of load current, ∆V P is the variation of the gate voltage that should be adjusted as required, I SR+ is the charging current, and BW is the closed loop bandwidth of the system.In contrast, the maximum offset and adjustment time during system overshoot are as follows: Because there is no load capacitance of several µF outside the chip, the LDO module integrated inside the chip has a large degree of overshoot.To increase the transient response performance of the LDO, the closed-loop bandwidth and I SR are often improved.The proposed dynamic bias structure can rapidly increase the closed-loop bandwidth and I SR by detecting the change of output voltage in order to reduce the response time of the loop.
As is shown in Figure 7, when the dynamic compensation current increases the system instantaneous power of LDO to 10 µA, the closed-loop system has a unit gain bandwidth of nearly 86.89 MHz.When the load current is switched, the charging and discharging current of the powe transistor will also increase with static power consumption.Figure 8 shows that the dy namic bias can gradually increase the Slew Rate from 1 V/μs to 100 V/μs in the transien response.The dynamic bias will slide the LDO system bandwidth and charging curren in these curve clusters.The actual transient response results will be shown in the nex section.

Simulation Results
The LDO is designed in a 180 nm CMOS process.The input voltage ranges from 2.5 V to 3.6 V while the output voltage is set to 1.2 V. Figure 9 shows that in the standard state (TT, 3.0 V, 40 °C), the static current is 32 nA.Considering the process corner deviation, the current is 128 nA (FF, 3.6 V, 125 °C).When the load current is switched, the charging and discharging current of the power transistor will also increase with static power consumption.Figure 8 shows that the dynamic bias can gradually increase the Slew Rate from 1 V/µs to 100 V/µs in the transient response.The dynamic bias will slide the LDO system bandwidth and charging current in these curve clusters.The actual transient response results will be shown in the next section.When the load current is switched, the charging and discharging current of the powe transistor will also increase with static power consumption.Figure 8 shows that the dy namic bias can gradually increase the Slew Rate from 1 V/μs to 100 V/μs in the transien response.The dynamic bias will slide the LDO system bandwidth and charging curren in these curve clusters.The actual transient response results will be shown in the nex section.

Simulation Results
The LDO is designed in a 180 nm CMOS process.The input voltage ranges from 2. V to 3.6 V while the output voltage is set to 1.2 V. Figure 9 shows that in the standard stat (TT, 3.0 V, 40 °C), the static current is 32 nA.Considering the process corner deviation, th maximum current is 128 nA (FF, 3.6 V, 125 °C).

Simulation Results
The LDO is designed in a 180 nm CMOS process.The input voltage ranges from 2.5 V to 3.6 V while the output voltage is set to 1.2 V. Figure 9 shows that in the standard state (TT, 3.0 V, 40 • C), the static current is 32 nA.Considering the process corner deviation, the maximum current is 128 nA (FF, 3.6 V, 125 • C).With a 100 pF load capacitance, it takes 32.769 ns for the output voltage to reac V (±5%) when the load current drops, as is shown in Figure 10a.When the load cu rises, it takes 28.389 ns for the output voltage to reach 1.2 V (±5%), as is shown in Fi 10b.Supply voltage regulation and load regulation are shown in Figure 11a and Fi 11b, respectively.The worst power supply voltage adjustment rate under the stan state is 0.61 mV/V, while the load regulation rate is less than ±0.4%.With a 100 pF load capacitance, it takes 32.769 ns for the output voltage to reach 1.2 V (±5%) when the load current drops, as is shown in Figure 10a.When the current rises, it takes 28.389 ns for the output voltage to reach 1.2 V (±5%), as is shown in Figure 10b.With a 100 pF load capacitance, it takes 32.769 ns for the output voltage to reach 1.2 V (±5%) when the load current drops, as is shown in Figure 10a.When the load curren rises, it takes 28.389 ns for the output voltage to reach 1.2 V (±5%), as is shown in Figure 10b.Supply voltage regulation and load regulation are shown in Figure 11a and Figur 11b, respectively.The worst power supply voltage adjustment rate under the standard state is 0.61 mV/V, while the load regulation rate is less than ±0.4%.Supply voltage regulation and load regulation are shown in Figure 11a and Figure 11b, respectively.The worst power supply voltage adjustment rate under the standard state is 0.61 mV/V, while the load regulation rate is less than ±0.4%.The simulated power supply rejection ratio and phase margin versus current ar shown in Figure 12a and Figure 12b, respectively.The minimum phase margin is 73° a all corners.In the case of TT, it generally has power ripple suppression of more than 6 dB.However, in the case of SS, the current of the class AB complementary operationa amplifier is reduced, leads to an increase of offset voltage of the differential pair.Table 1 shows a performance comparison with other simulated LDOs.Two figure of merit (FOM) have been applied for comparison.The proposed design obtained an FOM of 7.79 fs, as calculated by Equation (10).Considering the relationships between the tran sient response and the current utilization, FOMt is defined using Equation ( 11).This wor achieved a better compromise between these two FOM than the other listed designs.The simulated power supply rejection ratio and phase margin versus current are shown in Figure 12a and Figure 12b, respectively.The minimum phase margin is 73 • at all corners.In the case of TT, it generally has power ripple suppression of more than 60 dB.However, in the case of SS, the current of the class AB complementary operational amplifier is reduced, which leads to an increase of offset voltage of the differential pair.The simulated power supply rejection ratio and phase margin versus current are shown in Figure 12a and Figure 12b, respectively.The minimum phase margin is 73° at all corners.In the case of TT, it generally has power ripple suppression of more than 60 dB.However, in the case of SS, the current of the class AB complementary operational amplifier is reduced, which leads to an increase of offset voltage of the differential pair.Table 1 shows a performance comparison with other simulated LDOs.Two figures of merit (FOM) have been applied for comparison.The proposed design obtained an FOM of 7.79 fs, as calculated by Equation (10).Considering the relationships between the transient response and the current utilization, FOMt is defined using Equation (11).This work achieved a better compromise between these two FOM than the other listed designs.Table 1 shows a performance comparison with other simulated LDOs.Two figures of merit (FOM) have been applied for comparison.The proposed design obtained an FOM of 7.79 fs, as calculated by Equation (10).Considering the relationships between the transient response and the current utilization, FOMt is defined using Equation (11).This work achieved a better compromise between these two FOM than the other listed designs.

Conclusions
This paper proposes an ultra-low power LDO with a 100 pF loading capacitance and a 20 mA output current in a CMOS 180 nm process.The dynamic bias achieved a quiescent current of only 32 nA in standby mode and increased the operating current adaptively when the frequency of load changes increased.In addition, this paper tested the power supply voltage regulation and load regulation rates at process corners and temperatures under extremely low power consumption; the error range was less than 1%.Further, the transient response of the regulator can be improved without considering power consumption.The proposed LDO with low quiescent current can also be widely used as a power supply for the Internet of Things (IoT) and wearable or implantable devices for biomedical applications.

Figure 1 .
Figure 1.Basic Structure of the proposed LDO.

Figure 2 .
Figure 2. Schematic of the proposed LDO.

Figure 2 .
Figure 2. Schematic of the proposed LDO.

Figure 2 .
Figure 2. Schematic of the proposed LDO.

Figure 11 .
Figure 11.Supply voltage regulation and load regulation.

Figure 12 .
Figure 12.Power Supply Rejection Ratio and Phase Margin vs. Current.

Figure 11 .
Figure 11.Supply voltage regulation and load regulation.

Figure 12 .
Figure 12.Power Supply Rejection Ratio and Phase Margin vs. Current.

Figure 12 .
Figure 12.Power Supply Rejection Ratio and Phase Margin vs. Current.

Table 1 .
Comparison of state-of-the-art low-power LDOs.