



# Article Bidirectional Electric-Induced Conductance Based on GeTe/Sb<sub>2</sub>Te<sub>3</sub> Interfacial Phase Change Memory for Neuro-Inspired Computing

Shin-young Kang <sup>1</sup>, Soo-min Jin <sup>2</sup>, Ju-young Lee <sup>2</sup>, Dae-seong Woo <sup>2</sup>, Tae-hun Shim <sup>3</sup>, In-ho Nam <sup>4</sup>, Jea-gun Park <sup>2,3,4</sup>, Yuji Sutou <sup>1,5</sup> and Yun-heub Song <sup>2,3,\*</sup>

- <sup>1</sup> Department of Materials Science, Tohoku University, Sendai 980-8577, Japan; kang.shinyoung.p4@dc.tohoku.ac.jp (S.-y.K.); ysutou@material.tohoku.ac.jp (Y.S.)
- <sup>2</sup> Department of Nano-Scale Semiconductor Engineering, Hanyang University, Seoul 04763, Korea; davidjinsm@hanyang.ac.kr (S.-m.J.); gnuoyujeel@gmail.com (J.-y.L.); wds1269@naver.com (D.-s.W.); parkjgl@hanyang.ac.kr (J.-g.P.)
- <sup>3</sup> Advanced Semiconductor Materials and Devices Development Center, Hanyang University, Seoul 04763, Korea; thshim@hanyang.ac.kr
- <sup>4</sup> Department of Electronics Engineering, Hanyang University, Seoul 04763, Korea; ihnam@hanyang.ac.kr
- <sup>5</sup> WPI Advanced Institute for Materials Research, Tohoku University, Sendai 980-8577, Japan
- \* Correspondence: yhsong2008@hanyang.ac.kr; Tel.: +82-2-2220-4136

**Abstract**: Corresponding to the principles of biological synapses, an essential prerequisite for hardware neural networks using electronics devices is the continuous regulation of conductance. We implemented artificial synaptic characteristics in a  $(GeTe/Sb_2Te_3)_{16}$  iPCM with a superlattice structure under optimized identical pulse trains. By atomically controlling the Ge switch in the phase transition that appears in the GeTe/Sb<sub>2</sub>Te<sub>3</sub> superlattice structure, multiple conductance states were implemented by applying the appropriate electrical pulses. Furthermore, we found that the bidirectional switching behavior of a  $(GeTe/Sb_2Te_3)_{16}$  iPCM can achieve a desired resistance level by using the pulse width. Therefore, we fabricated a Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> PCM and designed a pulse scheme, which was based on the phase transition mechanism, to compare to the  $(GeTe/Sb_2Te_3)_{16}$  iPCM. We also designed an identical pulse scheme that implements both linear and symmetrical LTP and LTD, based on the iPCM mechanism. As a result, the  $(GeTe/Sb_2Te_3)_{16}$  iPCM showed relatively excellent synaptic characteristics by implementing a gradual conductance modulation, a nonlinearity value of 0.32, and 40 LTP/LTD conductance states by using identical pulse trains. Our results demonstrate the general applicability of the artificial synaptic device for potential use in neuro-inspired computing and next-generation, non-volatile memory.

**Keywords:** interfacial phase change memory; phase change memory; artificial synaptic device; superlattice; neuromorphic devices

## 1. Introduction

As artificial intelligence (AI) technologies have recently generated considerable research interest, technological advancements for handling large amounts of data are increasingly necessary [1–3]. In an era of big data, conventional computational systems based on von Neumann architecture are limited in their ability to efficiently transfer data between memory and computing units due to a bottleneck [4]. In recent decades, remarkable progress in neuro-inspired computing has been made to achieve a human brain-like performance by using electronic devices that can implement adaptive parallel processing [1]. Such systems have been executed in the field of hardware neural networks (HW-NNs), which consist of numerous artificial synapses that perform cognitive and computational capabilities. Numerous experiments have successfully emulated several characteristics of biological synapses, such as updating or memorizing the conductance of electronic devices



Citation: Kang, S.-y.; Jin, S.-m.; Lee, J.-y.; Woo, D.-s.; Shim, T.-h.; Nam, I.-h.; Park, J.-g.; Sutou, Y.; Song, Y.-h. Bidirectional Electric-Induced Conductance Based on GeTe/Sb<sub>2</sub>Te<sub>3</sub> Interfacial Phase Change Memory for Neuro-Inspired Computing. *Electronics* 2021, *10*, 2692. https:// doi.org/10.3390/electronics10212692

Academic Editor: Kris Campbell

Received: 24 September 2021 Accepted: 30 October 2021 Published: 4 November 2021

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). (called a synaptic weight) using an external voltage or an optical stimulus [5,6]. One of the most promising hardware platforms used for the implementation of an artificial synapse is emerging non-volatile memory (eNVM) devices, which have extremely compact designs using a two-terminal structure. eNVM categories include resistive random-access memory (RRAM) [7], ferromagnetic random-access memory, (FeRAM) [8], and phase change random-access memory (PCRAM) [9], according to the physical mechanism used in each. Despite the progress that has been made in eNVM devices, there are still many challenges to overcome before they can achieve the same level of accuracy as the biological brain and software neural networks [2]. These challenges arise from eNVM operations that do not sufficiently satisfy the required synaptic characteristics, such as a linear/symmetrical conductance change, device-to-device variation, dynamic range, and the number of conductance states.

Among the various eNVMs, Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> (GST225), one of the representative materials of PCRAM, is a two-terminal device that has been heavily researched in regard to synaptic device applications [10]. It operates by differentiating the resistance between the crystalline state of the phase change material with high electrical conductivity, and the metastable amorphous states with low electrical conductivity. Switching is generally performed by Joule heating the amorphous material to above the crystalline temperature of 150 °C to create the conductive state. Conversely, the highly resistive amorphous state is achieved by melting the crystalline material above 625 °C, followed by quenching [11]. Based on this melting-quenching mechanism, the change in analog conductance for neuro-inspired computing in phase change materials can be classified according to the volume ratio of the crystalline and amorphous states [2,9]. Due to these characteristics, GST225 is well known to have advantages in terms of scalability, reliability, and multi-level resistance programming. However, operating GST225 with Joule heating consumes considerable amounts of energy, as rapid, high-current pulses must be applied to achieve the amorphous state [11]. In addition, it is difficult to precisely control the phase change volume to implement gradual conductance state changes and long-term potentiation (LTP) and longterm depression (LTD), which are used to emulate synaptic weight [9]. Although this issue can be overcome with the use of 2-PCM architecture and peripheral circuit design, there are still limitations with respect to complex device operation and scalability [12].

To address these issues, interfacial phase change memory (iPCM), based on van der Waals heterostructures, has been developed by alternately depositing ultra-thin films of (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)*n*, where *n* is the number of stacked layers, as proposed by Tominaga et al. [13]. The iPCM superlattice structure is designed such that the Ge atoms in the GeTe layers undergo vertical and lateral displacement at the thin-film surface. Although the specific mechanism of the iPCM operation has not been definitively established, it is clear that when an external voltage is applied to the iPCM, the Ge atoms play a key role by changing the bonding structure between high-resistance covalent bonding and low-resistance resonant bonding [14,15]. Therefore, the iPCM reduces the total entropy by limiting the movement of Ge atoms by establishing a vdW gap between the thin films [13]. This process enables the iPCM to consume less energy than GST225 and achieve faster device operation. Furthermore, it is highly probable that iPCMs provide more sophisticated changes in resistance by restraining atomic movement, which maintains the crystalline state. However, there remains a need to effectively demonstrate the synaptic properties exploited in neuro-inspired computing by changing the conductance values.

In this study, to understand the application of HW-NNs, we fabricated sputter-grown iPCMs based on the GeTe/Sb<sub>2</sub>Te<sub>3</sub> superlattice structure. We further examined the dependence of conductance on the voltage-based electrical pulse width by analyzing the bidirectionality of the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM by applying incremental step pulse programming (ISPP). Based on this relationship, an optimized sequence of identical fast pulses was designed and applied to the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM to implement both linear and gradual conductance modulation. We present the possibility of utilizing artificial synapses through a newly designed iPCM device with a superlattice structure.

#### 2. Experimental Procedures

All thin films used in the iPCM samples were fabricated with a multi-chamber, cluster sputtering system without vacuum breaking, under a high vacuum of  $<1 \times 10^{-8}$  torr. Composite GeTe and Sb<sub>2</sub>Te<sub>3</sub> targets were acquired by alternately opening and closing the respective shutters for growth of the superlattice structures. To determine the effect of growth temperature, a two-step growth method was applied under various annealing temperatures, which is known to be extremely effective for the fabrication of highly oriented iPCMs [16]. As shown in the schematic of an iPCM sample in Figure 1a, an amorphous seed layer of Sb<sub>2</sub>Te<sub>3</sub> with a thickness of 5 nm is deposited at room temperature on TiN, which acts as a bottom electrode contact (BEC). The Sb<sub>2</sub>Te<sub>3</sub> serves as a template that determines the orientation of the atomic arrangement of subsequently deposited thin films. Next, annealing is carried out at 210 °C to 270 °C while the seed layer is deposited. While maintaining the annealing temperature, 1 nm of GeTe and 4 nm of Sb<sub>2</sub>Te<sub>3</sub> were alternately deposited 16 times to obtain a superlattice of 80 nm thickness in total. Finally, after depositing 50 nm of TiN as the top electrode contact (TEC), patterning and ion milling was performed to complete the fabrication.



**Figure 1.** (a) Schematic of  $(GeTe/Sb_2Te_3)_{16}$  iPCM and high-resolution TEM image of a typical  $(GeTe/Sb_2Te_3)_n$  material on silicon. The red arrow indicates the vdW gap between the thin films. (b) XRD peaks for each (00*l*) plane of the grown Sb<sub>2</sub>Te<sub>3</sub> films and  $(GeTe/Sb_2Te_3)_{16}$  interfacial materials fabricated with different annealing temperatures.

We used the Cu-K $\alpha$  radiation X-ray diffraction (XRD) to evaluate the orientation of the iPCM samples that were synthesized with different annealing temperatures. Highresolution transmission electron microscopy (HR-TEM) was used to investigate the van der Waals (vdW) gap between the GeTe and Sb<sub>2</sub>Te<sub>3</sub> films and the sample microstructure. For a comparison of the electrical properties between the iPCM samples, a 200 nm-thick Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> alloy was fabricated by radio-frequency magnetron sputtering. The resistancevoltage (R-V) and conductance values of the iPCM samples were monitored with Keithley 4200A-SCS.

#### 3. Results and Discussion

The XRD spectra of bulk Sb<sub>2</sub>Te<sub>3</sub> and  $(GeTe/Sb_2Te_3)_{16}$  iPCMs with growth temperatures ranging from 210 °C to 270 °C are shown Figure 1b. All observed peaks can be indexed as (00*l*) peaks of the Sb<sub>2</sub>Te<sub>3</sub>, indicating that the fabricated samples possess the preferred orientation: with the c-axis perpendicular to the substrate surface. Increases in the annealing temperature correspond to crystal growth along the (00*l*) orientation. Figure 1b clearly shows that the most highly oriented Sb<sub>2</sub>Te<sub>3</sub> film was grown at 270 °C. This result suggests that the thin film with the best quality under different growth conditions can provide a seed layer for the two-step growth method. Therefore, the  $(GeTe/Sb_2Te_3)_{16}$  iPCM deposited at an annealing temperature of 270 °C grew to be highly oriented. However, no peaks that originated from the GeTe were observed, which indicates that the Ge atoms are in different positions when compared to the orientation of the substrate. In addition, it can be seen that the full width at half maximum (FWHM) of the peaks in the (00*l*) direction are broadened in the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> structure. There is a strong possibility that this broadening is caused by Sb<sub>2</sub>Te<sub>3</sub> strain due to the Ge atoms moving or intermixing between layers [16].

The main goal of the experiment is to demonstrate the potential switching nature of the synaptic characteristics of the iPCM. To check the initial condition of the memory characteristics, the DC regime of the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM was performed, as shown in Figure 2a. The applied voltage was designed to gradually increase from 0 V to 2 V and then return to 0 V. During the first process, the resistance decreases at 1.3 V (RESET to SET transition), and in the second, the resistance was maintained, showing the unipolar switching behavior. It should be noted that GeTe/Sb<sub>2</sub>Te<sub>3</sub> does not function as an ovonic threshold, but as a memory device. The resistance–voltage (R-V) curves in the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM memory cell are shown in Figure 2b. The pulse programming consists of 0.05 V rectangular pulses applied to the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM with a given pulse width (PW). Bidirectional switching was observed, in which both the high-resistance state (HRS) and the low-resistance state (LRS) coexisted at one polarity under all ISPP conditions (fixed at 70 ns $-1 \mu$ s). We generally refer to the transition from the HRS to the LRS as the SET operation, and the opposite is called the RESET operation. The iPCM mechanism is strongly influenced by the bonding phase of Ge atoms, as mentioned earlier. Covalently bonded Ge atoms in the superlattice-structured iPCM are separated by a crystalline Sb<sub>2</sub>Te<sub>3</sub> plane. As shown in the simplified model in Figure 2b, the distributed Ge atoms in the GeTe layer are switched from a covalently bonded four-fold structure to a resonantly bonded six-fold structure by a charge injection. DFT calculations confirmed that the four-fold structure and the six-fold structure were both stable [17,18]. Figure 2c shows that as the PW applied to (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM increased, the resistance ratio between HRS and LRS increased, and the window voltage that maintains the LRS decreased. Moreover, the threshold voltage for transitioning from the initial RESET state to the SET state was 0.1 V higher at 70 ns PW than at 1  $\mu$ s PW. In the case of ISPP with a PW of 1  $\mu$ s, the resistance ratio, which is the highest HRS value divided by the lowest LRS value, was about 62.2, and the LRS window margin was 0.45 V, as shown in Figure 2c. On the other hand, when ISPP was applied with the shortest PW of 70 ns, a resistance ratio of about 12.6 and a SET margin of 0.95 V was obtained. This result seems to imply that a trade-off exists between the resistance ratio and the window margin of the LRS.

Interestingly, the R-V characteristics were not as clearly controlled by PW for GST225 alloy as they were for (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCMs. This difference is due to the less-ordered GST225 alloy having a broad distribution of transition energies, as atomic movement occurs in all directions. Therefore, it is difficult to perform a stable operation using PW in the GST225 alloy when compared to the ideal order of the Ge atoms of the GeTe interface. Moreover, a (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM can be expected to lower the operating voltage due to the entropy reduction from the limited atomic movement of Ge atoms located between the  $Sb_2Te_3$  layers, which is a hexagonal template in an ideal superlattice nature. In the ideal case, the Ge atoms experience the same force and change from resonant bonding with low resistance to covalent bonding with high resistance when an electric pulse is applied to the GeTe thin film in the iPCM nanostructure. However, an actual  $(GeTe/Sb_2Te_3)_{16}$  iPCM has different switching characteristics depending on the PW condition because the vdW interaction does not apply the same force to all layers and the Ge atoms in the GeTe thin film are not all located at the interface, which is discussed in more detail below. Note that, as shown in Figure 2a, when the PW is applied to the shortened ISPP, (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCMs have the potential for more intermediate states to emerge. This result implies that the  $(GeTe/Sb_2Te_3)_{16}$  iPCM has the latent ability to implement gradual LTP/LTD, which is one



of the synaptic properties that is suitable for analog design, according to the appropriate electrical pulse programming.

**Figure 2.** (a) The  $(GeTe/Sb_2Te_3)_{16}$  iPCM switching characteristics of DC mode (b) The reversible resistance switching of the re-sistance-voltage (R-V) characteristics of the  $(GeTe/Sb_2Te_3)_{16}$  iPCM devices for different pulse widths and a schematic of a simplified transition model of the iPCM. (c) The HRS/LRS ratio (black) and LRS window voltage (blue) as a function of the applied pulse width.

To implement an artificial synaptic device using the iPCM, gradual and symmetric LTP/LTD and multiple conductance values that mimic analog behavior should be achieved by applying electrical pulses. The application of identical pulses of equal intensity places less burden on the circuit than more complex programming schemes, such as varying the voltage amplitude or the pulse width. Figure 3 displays the conductance-voltage (C-V) graph when applying the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM according to the PW and voltage amplitude in the identical scheme. The solid lines in the graph correspond to the Boltzmann functions along the conductance values to clearly compare linearity. An identical pulse scheme with an amplitude of 0.6 V exhibits potentiation properties that increase the conductance values, as shown in Figure 3a. To initialize the first (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM

with high resistance, ISPP with 1  $\mu$ s PW was applied to achieve the HRS. As the PW of the pulse scheme increased, the conductance also increased. Each PW of a given pulse scheme produced a different maximum conductance value at saturation. When comparing the 70 ns PW to the 1  $\mu$ s PW, it appears that the conductance of the 70 ns PW gradually increased and has more effective conductance states. This characteristic is consistent with the bidirectional switching properties shown above. Therefore, it can be inferred that there is a trade-off between the dynamic range and the effective conductance states, as determined by PW. In addition, this result implies that identical pulse schemes with PW modulation can be used to implement multiple values of conductance or potentiation.

Figure 3b shows the conductance values produced by the application of a given pulse scheme with the PW fixed at 70 ns and at different voltage amplitudes (1.6 V to 2.2 V) to the  $(GeTe/Sb_2Te_3)_{16}$  iPCM. When the amplitude is greater than 1.6 V, the pulses have the characteristic of a depression, in which conductance decreases. Initialization was set by applying an identical 0.6 V pulse scheme with a 70 ns PW until saturation. It was observed that the effective conductance states were not sufficiently implemented in the identical pulse scheme with a voltage amplitude of 2.2 V because the conductance values fell abruptly at this voltage. In the case of the identical pulse scheme at 1.4 V, the conductance decreases too gradually, making it difficult to distinguish the varying conductance values. Therefore, considering the possible conductance states and the dynamic range, it is reasonable to suppose that the identical pulse scheme with an amplitude of 1.8 V is suitable for a depression pulse. The evidence suggests that if voltage amplitude and conductance values are precisely controlled, not only does conductance increase or decrease gradually but a high symmetry between potentiation and depression can also be realized.

As illustrated by Figure 4a, we modeled the GeTe/Sb<sub>2</sub>Te<sub>3</sub> iPCM to discuss how it can implement multiple conductance states. When the phase transition in the superlattice structure is considered as an equivalent circuit model, it can be viewed as a partial or parallel model. In the parallel model, the GeTe layers shift one by one, and in the series structure, the phase transition partially occurs in the entire layer. Since more conductance states are found than the number of GeTe layers, it seems that the GeTe/Sb<sub>2</sub>Te<sub>3</sub> iPCM is better described by the partial structure model rather than by a parallel structure. This result is consistent with those for devices with  $TiTe_2/Sb_2Te_3$  superlattice structures [19]. Furthermore, the partial transition region restricts structural relaxation by the nanosized effect. It can be assumed that this effect can prevent the conductance variation that is critical to the synapse operation that occurs in GST225 alloy. Indeed, the Te-Te antibonding interaction between the thin films and the Sb<sub>2</sub>Te<sub>3</sub> bonding pairs interfere with the enhancement of the Peierls distortion [20]. Therefore, as shown in partial model 1 of Figure 4a, an identical pulse scheme with short PW or low voltage amplitude is proportional to the amount of energy applied to the iPCM, implying a relatively small area of transition.

As the PW, voltage amplitude or the number of applied pulses increases, the partial area becomes wider and saturated due to an avalanche of Ge atomic switching caused by biaxial strain [21]. This result is reasonable, as studies have shown a temperature distribution resulting from the application of an external stimulus to a superlattice device. Figure 4b schematically describes the interatomic potential for Ge atomic switching for partial 1, 2 and 3. In partial 1, Ge atoms are in a region that requires a low activation energy for diffusive atomic switching, which could be represented by a short PW. In this situation, more Ge atoms must cross a larger energy barrier to flip through the Te plane. Therefore, it can be inferred that the switching process of the iPCM has a linear dependence with multiple conductance states. It can be inferred that partial 1 can be controlled more precisely when a short PW is applied. Evolution from partial 1 to either partial 2 or straight to partial 3 occurs when a continuous pulse train is applied to partial 1. On the other hand, there is a strong possibility that partial 1 and 2 will be skipped, and that a sharp transition will occur when sufficient activation energy is applied to cross the energy barrier. However, in actual Ge atomic movement near the vdW gap, there is an additional lateral process or a complex switching process that includes intermixing with the Sb<sub>2</sub>Te<sub>3</sub> layer.



**Figure 3.** Potentiation and depression characteristics of the  $(GeTe/Sb_2Te_3)_{16}$  iPCM with identical pulses. (a) Potentiation character-istics of pulses fixed at 0.6 V with different PWs. (b) Depression characteristics for pulses fixed at 70 ns with different voltage amplitudes.



**Figure 4.** (a) Partial model of the GeTe/Sb<sub>2</sub>Te<sub>3</sub> iPCM. (b) The schematic interaction potential for Ge atomic switching in a GeTe/Sb<sub>2</sub>Te<sub>3</sub> iPCM.

On the basis of the observed analog behavior driven by the iPCM systems, we evaluated the synaptic weight cumulative characteristics by applying optimized pulses, as shown in Figure 5. In addition, when comparing Figure 5a-d shows the disparity in the characteristics of artificial synapses that employ GST225 alloy and (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM. Figure 5a illustrates a pulse programming design that differentiates between potentiation pulses and depression pulses for GST225 alloy using the melt-quenching mechanism. The application of this pulse scheme results in appropriate electrical excitation to control the amorphous and crystalline states in the active region. For potentiation, a pulse scheme decreasing by 0.05 V steps from 2 V to 0.5 V and using 3 µs PWs was applied for Joule annealing. In contrast, the depression pulse scheme increased from 2.5 V to 4 V using 70 ns PWs to accomplish the melting of materials in the crystalline state. As shown in Figure 5a, gradual potentiation and depression with 30 conductance states were realized in the GST225 alloy by applying staircase pulses. However, it is well known that mushroomshaped PCRAM devices usually abruptly change resistance to achieve amorphization and crystallization. The GST225 alloy samples also resulted in undesirable weight-update asymmetry in synaptic potentiation and depression (marked with a brown circle drawn in Figure 5a). In the case of the  $(GeTe/Sb_2Te_3)_{16}$  iPCM, the most gradual synaptic weight cumulative condition was implemented. It is reasonable to suppose that the voltage amplitudes for the depression pulse and the potentiation pulse should be 0.6 V and 1.8 V, respectively. Although the appropriate voltage amplitude could be changed by varying the PW, the synaptic characteristic can also be implemented by fixing the pulse width. As can be observed in Figure 5b–d, all PW conditions (70 ns, 300 ns, 1µs) achieved potentiation and depression by applying the identical pulse scheme.



**Figure 5.** Conductance modulation curves obtained in GST225 alloy and  $(GeTe/Sb_2Te_3)_{16}$  iPCM devices. (**a**) Long-term potentiation (LTP) and long-term depression (LTD) of GST225 alloy, with the pulse scheme of the pulse train applied for LTP and LTD (inset). (The brown circles indicate the ranges in which conductance values change abruptly.) LTP/LTD obtained by applying an identical pulse scheme to a  $(GeTe/Sb_2Te_3)_{16}$  iPCM with (**b**) a potentiation pulse of 1 µs PW and 0.6 V and a depression pulse of 1 µs PW and 1.8 V, (**c**) a potentiation pulse of 300 ns PW and 0.6 V and depression pulse of 300 ns PW and 1.8 V.

To compare synaptic characteristics, the nonlinearity (NL) of the GST225 alloy and the  $(GeTe/Sb_2Te_3)_{16}$  iPCM were calculated for the applied pulse programming schemes. NL was adopted to effectively analyze the LTP and LTD phenomena, which are characteristics of a bio-synapse. The calculation was derived using Equation (1).  $G_P(n)$  and  $G_D(n)$  are the conductance values after the nth potentiation pulse and depression pulse, and *N* is the number of potentiation pulses/depression pulses. Table 1 shows the results of the NL values calculated using Equation (1). The GST225 alloy showed a relatively large NL value of 0.58 due to the abrupt change in conductance during the phase transition between the amorphous and crystalline states. In the case of the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM, as the PW shortened from 1 µs to 70 ns, lower values of NL were calculated. This result implies that the application of sufficient energy helps to exceed the activation energy barrier for the transition of the Ge atom that is saturated under the relatively long PW condition of 1 µs, in accordance with the partial model mentioned above. Therefore, under the

condition of the shortest PW of 70 ns, the conductance values of LTP and LTD were more precisely controlled, as indicated by an NL of 0.32. Furthermore, PW is also related to the number of conductance states of LTP/LTD. In the identical pulse scheme with 70 ns PWs, 80 conductance states are implemented, demonstrating sophisticated conductance modulation. In contrast, 300 ns and 1  $\mu$ s PWs could not generate sufficient effective conductance states for operation as synaptic devices.

$$NL = Max|G_P(n) - G_D(n)|, n = 1, 2, 3, ..., N$$
(1)

**Table 1.** Summary of synaptic characteristics of GST225 alloy and (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM.

|                                            | NL   | Effective Conductance States (LTP/LTD) | Dynamic Range (G <sub>max</sub> /G <sub>min</sub> ) |
|--------------------------------------------|------|----------------------------------------|-----------------------------------------------------|
| (a) GST225 alloy                           | 0.58 | 30/30                                  | 90.2                                                |
| (b) (GT/ST) <sub>16</sub> iPCM (PW 1 μs)   | 0.50 | 16/16                                  | 58.0                                                |
| (c) (GT/ST) <sub>16</sub> iPCM (PW 300 ns) | 0.38 | 25/25                                  | 19.2                                                |
| (d) (GT/ST) <sub>16</sub> iPCM (PW 70 ns)  | 0.32 | 40/40                                  | 13.1                                                |

However, the dynamic range for measuring the ratio of the largest conductance values to the smallest conductance values is 13.1 with 70 ns PW, whereas GST225 has the largest observed dynamic range of 90.2. As shown in Table 1, the potentiation pulse scheme using 0.6 V and 70 ns PWs and the depression pulse scheme using 1.8 V and 70 ns PWs achieved the lowest NL value of 0.32. In addition, the conductance states achieved with these schemes implemented superior synaptic characteristics to those of other conditions through 40 levels of potentiation and depression. Although the conductance ratio has a narrow range, it is shown that a (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM can achieve a linear and symmetric LTP/LTD in identical pulse systems.

As shown in Table 2, when compared with other studies related to PCM devices, in the case of 2-PCM [22], symmetric LTP and LTD conductance states can be implemented, but two devices are integrated per synapse. Therefore, because peripheral circuits and a refresh are required for operation, it consumes a lot of energy. In addition, in the case of the conventional 1-binary PCM [23] and the narrow bottom electrode PCM (h-BEC PCM) [24], the number of possible conductance states is small, otherwise the conductance states of LTP and LTD are not symmetrical. In addition, in devices with pulse width programming based on other PCMs [25], only the RESET process can gradually increase the resistance. However,  $(GeTe/Sb_2Te_3)_{16}$  iPCM demonstrate that the SET and RESET processes either increase or decrease gradually, appear to have symmetrically conductance states, and are highly advantageous in neuromorphic computing.

Table 2. Comparison of synaptic characteristics of the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM with different types of PCM.

|                            | LTP Levels | LTD Levels | Number of Devices per Synapse |
|----------------------------|------------|------------|-------------------------------|
| (GT/ST) <sub>16</sub> iPCM | 40         | 40         | 1                             |
| 2-PCM [22]                 | 200        | 200        | 2 ("Refresh")                 |
| 1-binary-PCM [23]          | 1          | 1          | 1                             |
| 1-hBEC PCM [24]            | 200        | 30         | 1                             |
| PW programming PCM [25]    | -          | 50         | -                             |

#### 4. Conclusions

In this paper, we proposed a solution for an artificial bidirectional synapse using  $GeTe/Sb_2Te_3$  with a superlattice structure based on interfacial phase change memory. Based on bidirectional switching characteristics, we demonstrated a gradual change in resistance through the relationship between PW and resistance. The (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM,

using the identical pulse scheme conditions designed with optimized voltage amplitude and PW, achieved potentiation and depression based on the finely controlled partial model of Ge atomic movement in the superlattice. The (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM achieved 0.32 NL and 80 conductance states when a potentiation pulse (0.6 V, 70 ns PW) and a depression pulse (1.8 V, 70 ns PW) were applied. This gradual/symmetric conductance modulation characteristic is expected to be superior to GST 225, with 0.58 NL, when applied to artificial synapses. Therefore, the potential of the (GeTe/Sb<sub>2</sub>Te<sub>3</sub>)<sub>16</sub> iPCM with a vdW gap structure to be a useful device for artificial memory with linear LTP/LTD has been demonstrated. In this way, the tuning of the gradual and symmetric conductance changes of GeTe/Sb<sub>2</sub>Te<sub>3</sub> iPCMs by using voltage-based identical pulse schemes could be applied to artificial synaptic devices in a high-performance hardware neural network.

**Author Contributions:** Conceptualization, S.-y.K. and J.-y.L.; methodology, S.-m.J. and D.-s.W.; validation, Y.-h.S. and I.-h.N.; formal analysis, S.-y.K.; investigation, S.-y.K. and S.-m.J.; resources, T.-h.S.; data curation, Y.-h.S.; writing—original draft preparation, S.-y.K.; writing—review and editing, Y.-h.S., Y.S. and J.-g.P.; visualization, S.-y.K. and S.-m.J.; supervision, Y.-h.S., Y.S. and J.-g.P. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was supported by the MOTIE (Ministry of Trade, Industry & Energy) (project number 10080625) and KSRC (Korea Semiconductor Research Consortium) support program for the development of the future semiconductor device.

Institutional Review Board Statement: Not applicable.

Data Availability Statement: Not applicable.

**Conflicts of Interest:** The authors declare no conflict of interest. The funders had no role in the design of the study; in the collection, analyses, or interpretation of data; in the writing of the manuscript, or in the decision to publish the results.

### References

- Xi, Y. In-memory learning with analog resistive switching memory: A review and perspective. *Proc. IEEE* 2020, 109, 14–42. [CrossRef]
- 2. Islam, R.; Li, H.; Chen, P.Y.; Wan, W.; Chen, H.Y.; Gao, B.; Wu, H.; Yu, S.; Saraswat, K.; Wong, H.P. Device and materials requirements for neuromorphic computing. *J. Phys. D Appl. Phys.* **2019**, *52*, 113001. [CrossRef]
- 3. LeCun, Y.; Bengio, Y.; Hinton, G. Deep learning. Nature 2015, 521, 436–444. [CrossRef]
- 4. Horowitz, M. 1.1 Computing's Energy Problem (And What We Can Do About It). In Proceedings of the 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, USA, 9–13 February 2014; pp. 10–14.
- 5. Song, K.M.; Jeong, J.S.; Pan, B.; Zhang, X.; Xia, J.; Cha, S.; Park, T.E.; Kim, K.; Finizio, S.; Raabe, J. Skyrmion-based artificial synapses for neuromorphic computing. *Nat. Electron.* **2020**, *3*, 148–155. [CrossRef]
- 6. Seo, S.; Kang, B.S.; Lee, J.J.; Ryu, H.J.; Kim, S.; Kim, H.; Oh, S.; Shim, J.; Heo, K.; Oh, S. Artificial van der Waals hybrid synapse and its application to acoustic pattern recognition. *Nat. Commun.* **2020**, *11*, 3936. [CrossRef]
- Yu, S.; Wu, Y.; Jeyasingh, R.; Kuzum, D.; Wong, H.S.P. An electronic synapse device based on metal oxide resistive switching memory for neuromorphic computation. *IEEE Trans. Electron Devices* 2011, 58, 2729–2737. [CrossRef]
- Jerry, M.; Chen, P.Y.; Zhang, J.; Sharma, P.; Ni, K.; Yu, S.; Datta, S. Ferroelectric FET Analog Synapse for Acceleration of Deep Neural Network Training. In Proceedings of the 2017 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 2–6 December 2017; pp. 2–6.
- 9. Kuzum, D.; Jeyasingh, R.G.; Lee, B.; Wong, H.S.P. Nanoelectronic programmable synapses based on phase change materials for brain-inspired computing. *Nano Lett.* **2012**, *12*, 2179–2186. [CrossRef]
- 10. Gallo, M.L.; Sebastian, A. An overview of phase-change memory device physics. J. Phys. D Appl. Phys. 2020, 53, 213002. [CrossRef]
- 11. Wong, H.S.P.; Raoux, S.; Kim, S.; Liang, J.; Reifenberg, J.P.; Rajendran, B.; Asheghi, M.; Goodson, K.E. Phase change memory. *Proc. IEEE* **2010**, *98*, 2201–2227. [CrossRef]
- 12. Bichler, O.; Suri, M.; Querlioz, D.; Vuillaume, D.; DeSalvo, B.; Gamrat, C. Visual pattern extraction using energy-efficient "2-PCM synapse" neuromorphic architecture. *IEEE Trans. Electron Devices* **2012**, *59*, 2206–2214. [CrossRef]
- 13. Simpson, R.E.; Fons, P.; Kolobov, A.V.; Fukaya, T.; Krbal, M.; Yagi, T.; Tominaga, J. Interfacial phase-change memory. *Nat. Nanotechnol.* **2011**, *6*, 501–505. [CrossRef]
- 14. Yu, X.; Robertson, J. Modeling of switching mechanism in GeSbTe chalcogenide superlattices. Sci. Rep. 2015, 5, 12612. [CrossRef]
- 15. Kolobov, A.V.; Fons, P.; Saito, Y.; Tominaga, J. Atomic reconfiguration of van der Waals gaps as the key to switching in GeTe/Sb<sub>2</sub>Te<sub>3</sub> superlattices. *ACS Omega* **2017**, *2*, 6223–6232. [CrossRef] [PubMed]

- Saito, Y.; Fons, P.; Kolobov, A.V.; Mitrofanov, K.V.; Makino, K.; Tominaga, J.; Hatayama, S.; Sutou, Y.; Hase, M.; Robertson, J. High-quality sputter-grown layered chalcogenide films for phase change memory applications and beyond. *J. Phys. D Appl. Phys.* 2020, 53, 284002. [CrossRef]
- 17. Tominaga, J.; Shima, T.; Fons, P.; Simpson, R.; Kuwahara, M.; Kolobov, A. What is the origin of activation energy in phase-change film? *Jpn. J. Appl. Phys.* **2009**, *48*, 03A053. [CrossRef]
- Soeya, S.; Shintani, T. Crystalline structure of GeTe layer in GeTe/Sb<sub>2</sub>Te<sub>3</sub> superlattice for phase change memory. *J. Appl. Phys.* 2012, 112, 034301. [CrossRef]
- 19. Ding, K.; Wang, J.; Zhou, Y.; Tian, H.; Lu, L.; Mazzarello, R.; Jia, C.; Zhang, W.; Rao, F.; Ma, E. Phase-change heterostructure enables ultralow noise and drift for memory operation. *Science* **2019**, *366*, 210–215. [CrossRef] [PubMed]
- Hu, Y.C.; Li, Y.W.; Yang, Y.; Guan, P.F.; Bai, H.Y.; Wang, W.H. Configuration correlation governs slow dynamics of supercooled metallic liquids. *Proc. Natl. Acad. Sci. USA* 2018, 115, 6375–6380. [CrossRef] [PubMed]
- Zhou, X.; Behera, J.K.; Lv, S.; Wu, L.; Song, Z.; Simpson, R.E. Avalanche atomic switching in strain engineered Sb<sub>2</sub>Te<sub>3</sub>-GeTe interfacial phase-change memory cells. *Nano Futures* 2017, *1*, 025003. [CrossRef]
- Suri, M.; Bichler, O.; Querlioz, D.; Traoré, B.; Cueto, O.; Perniola, L.; Sousa, V.; Vuillaume, D.; Gamrat, C.; DeSalvo, B. Physical aspects of low power synapses based on phase change memory devices. *J. Appl. Phys.* 2012, 112, 054904. [CrossRef]
- Suri, M.; Garbin, D.; Bichler, O.; Querlioz, D.; Vuillaume, D.; Gamrat, C.; DeSalvo, B. Impact of PCM Resistance-Drift in Neuromorphic Systems and Drift-Mitigation Strategy. In Proceedings of the 2013 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH), Brooklyn, NY, USA, 15–17 July 2013; pp. 140–145.
- Barbera, S.L.; Ly, D.R.; Navarro, G.; Castellani, N.; Cueto, O.; Bourgeois, G.; Salvo, B.D.; Nowak, E.; Querlioz, D.; Vianello, E. Narrow Heater Bottom Electrode-Based Phase Change Memory as a Bidirectional Artificial Synapse. *Adv. Electron. Mater.* 2018, 4, 1800223. [CrossRef]
- 25. Stern, K.; Wainstein, N.; Keller, Y.; Neumann, C.M.; Pop, E.; Kvatinsky, S.; Yalon, E. Sub-Nanosecond Pulses Enable Partial Reset for Analog Phase Change Memory. *IEEE Electron Device Lett.* **2021**, *42*, 1291–1294. [CrossRef]