



# Article Multilayer Model Predictive Control for a Voltage Mode Digital Power Amplifier

Xinwei Wei <sup>1,2</sup>, Xiaonan Zhu <sup>1,2</sup>, Wenyuan Zhang <sup>1,2</sup>, Hanzhe Wang <sup>1,2</sup>, Hongliang Wang <sup>1,2,\*</sup>, An Luo <sup>1,2</sup> and Minying Li <sup>1</sup>

- <sup>1</sup> Guangdong Zhicheng Champion Group Co., Ltd., Dongguan 523718, China; weixinwei@hnu.edu.cn (X.W.); zhuxn@hnu.edu.cn (X.Z.); wenyuanzhang@hnu.edu.cn (W.Z.); hanzhewang@hnu.edu.cn (H.W.); an\_luo@hnu.edu.cn (A.L.); lmy@zhicheng-champion.com (M.L.)
- <sup>2</sup> The College of Electrical and Information Engineering, Hunan University, Changsha 410082, China
- \* Correspondence: wanghl123@hnu.edu.cn

Abstract: The application of the finite control set model predictive control to cascaded inverters is severely limited by its computational complexity. In this paper, a load observer based multilayer model predictive control is proposed for the voltage mode digital power amplifier employing cascaded full-bridge neutral point clamped inverter, which can avoid the use of load current sensor and greatly reduce the controller computation without affecting its dynamic performance. The discrete mathematical model of the voltage mode digital power amplifier employing cascaded full-bridge neutral point clamped inverter is established with filter inductor current and filter capacitor voltage as state variables. A load current observer is designed based on this to avoid the use of load current observer. Based on the discrete model and the observed load current, the upper layer of the multilayer model predictive control determines the optimal level that minimizes the cost function. The middle layer allocates the optimal level to each submodule in order to achieve capacitor voltage balancing. The lower layer determines the switching state of each submodule in order to reduce switching actions. Finally, the experimental results based on the designed nine-level prototype show that the develop multilayer model predictive control lead to acceptable steady state, dynamic and robust performance, with only 1.37% of the run time of the traditional model predictive control.

**Keywords:** model predictive control; cascaded full-bridge neutral point clamped inverter; load observer; calculation amount

#### 1. Introduction

Power amplifiers are widely used in industrial testing and measurement [1]. They are also often used to drive underwater acoustic transducers to produce low-frequency tunable sound sources, which can realize submarine navigation and ranging [2]. Currently, power amplifiers can be divided into class A, class B, class AB and class D. Class D power amplifier, also known as the digital power amplifier, is widely used in high-power occasions because of its advantages of low power loss and high efficiency [3]. According to the different types of loads driven by digital power amplifiers, the digital power amplifiers can be divided into two modes: the voltage mode and the current mode. The voltage mode digital power amplifiers are mainly used to provide alternating electrical energy to loads such as piezoelectric ceramic transducers [4]. Compared with two-level or three-level inverter, cascaded inverter, such as cascaded H-bridge inverter [5], modular multilevel converter [6] and cascaded full-bridge neutral point clamped inverter (CFNPCI) [7], has the advantages of high power, low step voltage and step current, strong fault handling ability, modular structure and high output waveform quality; thus, it is often employed by high power digital power amplifiers. However, high power digital power amplifiers employing cascaded inverter use a large number of switching devices, which makes the control the digital power amplifiers very complex. In addition, digital power amplifiers



Citation: Wei, X.; Zhu, X.; Zhang, W.; Wang, H.; Wang, H.; Luo, A.; Li, M. Multilayer Model Predictive Control for a Voltage Mode Digital Power Amplifier. *Electronics* **2021**, *10*, 1699. https://doi.org/10.3390/ electronics10141699

Academic Editor: Giambattista Gruosso

Received: 31 May 2021 Accepted: 6 July 2021 Published: 15 July 2021

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). may be required to output non-sine wave, which will lead to the control methods based on *dq* rotating coordinate system commonly used in ac transmission, and ac motor drive systems arenot suitable for digital power amplifiers.

Aiming at the output closed-loop control problem of the voltage mode digital power amplifier employing cascaded inverter, a single closed-loop PI control is used in [1] for cascaded H-bridge voltage mode digital power amplifier. However, the output gain of PI controller decreases with the increase of frequency, and the parameter adjustment and matching are complex. In [8], a double closed-loop PI control is introduced to control the output voltage of cascaded H-bridge voltage mode digital power amplifier, the control bandwidth is improved compared with the single closed-loop PI controller. However, the parameter adjustment and matching for the double closed-loop PI controller is more complex. Due to the limited dynamic performance of the traditional linear controllers, the sliding mode controller is proposed in [2,9] to control the output voltage of the digital power amplifier, and the dynamic performance is greatly improved. However, it is very difficult to determine the sliding surface of the sliding mode controller, and its engineering application is also limited by the chattering phenomenon [10].

Another kind of nonlinear control, model predictive control (MPC), has been of great interest and widely studied in recent years because of its good dynamic response performance and the ability to handle multiple control objectives at the same time. Moreover, the finite control set MPC has also been successfully applied to cascaded inverters, such as cascaded H-bridge inverter [11–13], modular multilevel converter [14–24] and CFNPCI [25]. The finite control set MPC needs to calculate and compare the cost function for all switching states. However, the number of switching states of cascaded inverters will increase exponentially with the increase of the number of submodules, which leads to a huge amount of computation and severely limits the engineering application of this method. In [14], an MPC of modular multilevel converter with an independent arm-balancing control is proposed to decouple the circulating current and arm voltage with an arm-balancing control. In [15], a novel MPC algorithm with reduced switching frequency is proposed for modular multilevel converters. However, the computation of the controller required by the method in [14,15] is not reduced. Ref. [17] and Ref. [18] respectively reduce the number of effective switching states by removing redundant switching states and grouping, and the computation of the MPC algorithm can be partially reduced. In [19], the allowable fluctuation value of capacitor voltages of modular multilevel converters is considered to reduce the calculation amount of the MPC, but a considerable computation is still unavoidable. In [20–23], hierarchical or multistep control is used to reduce the amount of computation. In [11], a new MPC which selects two voltage levels in a single control period is proposed to reduce the computation burden for cascaded H-bridge inverter. In [13], only the voltage vectors adjacent to the voltage vector used in the previous control period are considered. In [24], only the output levels adjacent to the output level used in the previous control period are considered. Both the method in [13,24] could reduce the number of control options to three, so that the MPC algorithm only needs to cycle three times in each control period, which significantly reduces the calculation of the controller. However, the methods in [11,13,20–24] will affect the dynamic performance of MPC. In addition, the above methods are simplified by reducing the number of control options, and they still cannot avoid the cyclic calculation and comparison of the cost function. In [12], the optimization problem of the MPC is solved by the sphere decoding algorithm. However, the sphere decoding algorithm occupies lots of computing resources all the same.

In this paper, a multilayer MPC (MMPC) is proposed for the voltage mode digital power amplifier employing CFNPCI, which can completely avoid the cyclic calculation and comparison of the cost function without affecting the system dynamic performance, thus greatly reducing the amount of calculation of the controller.

The rest of this paper is organized as follows. In Section 2, the circuit topology of the voltage mode digital power amplifier employing CFNPCI is introduced, and the discrete mathematical model of the digital power amplifier is derived. In order to avoid the use of

load current sensor, a load observer is designed in Section 3, which can estimate the load current online. On this basis, a low complexity MMPC is proposed in Section 4, which divides multiple control objectives of the digital power amplifier system into upper, middle and lower layers. In Section 5, the feasibility and effectiveness of the proposed MMPC are verified on a nine-level experimental prototype.

# 2. Circuit Structure and Discrete Model of the Voltage Mode Digital Power Amplifier Employing CFNPCI

#### 2.1. Circuit Structure of the Voltage Mode Digital Power Amplifier Employing CFNPCI

The circuit structure of the voltage mode digital power amplifier employing CFNPCI is shown in Figure 1. The output voltage of the CFNPCI is expressed by  $V_{ab}$ , and the output voltage of the digital power amplifier,  $V_o$ , can be obtained after filtering by LC filter composed of filter inductor  $L_f$  and filter capacitor  $C_f$ . The current of the filter inductor is expressed by  $i_f$ , and its positive direction is shown in Figure 1. The voltage of the filter capacitor is also the digital power amplifier output voltage, which is denoted by  $V_o$ . The output current of the digital power amplifier is denoted by  $i_o$ . The CFNPCI consists of n identical submodules in series, and the topology of each submodule is a full-bridge neutral point clamped inverter. The DC side of each submodule uses an isolated power supply module with output voltage of  $V_{dc}$  to provide voltage support. Two capacitors with same value,  $C_{i1}$  and  $C_{i2}$ , are connected in series to obtain two electric potentials of  $V_{dc}/2$  and  $-V_{dc}/2$ . Each submodule consists of eightIGBTs, eightanti-parallel diodes and fourclamping diodes. The AC side of each submodule can output five levels of -2, -1, 0, 1, 2. Then the voltage mode digital power amplifier composed of n submodules can output 4n + 1 levels of -2n, -2n + 1, ..., 0, ..., 2n - 1, and 2.



Figure 1. The structure of the voltage mode digital power amplifier employing CFNPCI.

The driving signal of IGBT is represented by  $S_{xij}$ .  $x \in \{a, b\}$  denotes legs of the inverter, where *a* denotes the left one, *b* denotes the right one.  $i \in \{1, 2, ..., n\}$  denotes the submodule number,  $j \in \{1, 2, 3, 4\}$  denotes the number of the transistor in the same bridge. In normal operation,  $S_{ia1}$  and  $S_{ia3}$  complement each other,  $S_{ia2}$  and  $S_{ia4}$  complement each other, too.  $S_{ib1}$ ,  $S_{ib2}$ ,  $S_{ib3}$  and  $S_{ib4}$  also meet this constraint.  $S_i = [S_{ai1}S_{ai2}S_{ai3}S_{ai4} S_{bi1}S_{bi2}S_{bi3}S_{bi4}]$  is defined as the switching state of the *i*th submodule, and  $M_i$  is used to denote the output level of the *i*th submodule.  $U_{Ci1}$  and  $U_{Ci2}$  respectively denote the voltages of DC capacitors  $C_{i1}$  and  $C_{i2}$  in the *i*th submodule.  $\Delta U_{Ci}$  is defined as the difference between  $U_{Ci1}$  and  $U_{Ci2}$ , which can be calculated by (1).

$$\Delta U_{Ci} = U_{Ci1} - U_{Ci2} = 2U_{Ci1} - V_{dc} \tag{1}$$

Table 1 shows the relationship between the change of  $\Delta U_{Ci}$ , the output level  $M_i$ , the inductor current  $i_f$ , and the nineeffective switching states.

| $S_{I}$ —                                                                     | : . 0                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                               | $i_{\rm f} > 0$                                                                                                                                                                                                                                                                                                                                            | $i_{\rm f} < 0$                                                                                                                                                                                                                                                                                                       |
| $S1 = [1\ 1\ 0\ 0\ 0\ 1\ 1]$                                                  | invariant                                                                                                                                                                                                                                                                                                                                                  | invariant                                                                                                                                                                                                                                                                                                             |
| $S2 = [1 \ 1 \ 0 \ 0 \ 0 \ 1 \ 1 \ 0]$ $S3 = [0 \ 1 \ 1 \ 0 \ 0 \ 0 \ 1 \ 1]$ | decrease<br>increase                                                                                                                                                                                                                                                                                                                                       | increase<br>decrease                                                                                                                                                                                                                                                                                                  |
| S4 = [1 1 0 0 1 1 0 0]<br>S5 = [0 1 1 0 0 1 1 0]<br>S6 = [0 0 1 1 0 0 1 1]    | invariant<br>invariant<br>invariant                                                                                                                                                                                                                                                                                                                        | invariant<br>invariant<br>invariant                                                                                                                                                                                                                                                                                   |
| $S7 = [0 \ 1 \ 1 \ 0 \ 1 \ 1 \ 0 \ 0]$ $S8 = [0 \ 0 \ 1 \ 1 \ 0 \ 1 \ 1 \ 0]$ | increase<br>decrease                                                                                                                                                                                                                                                                                                                                       | decrease<br>increase                                                                                                                                                                                                                                                                                                  |
| S9 = [0 0 1 1 1 1 0 0]                                                        | invariant                                                                                                                                                                                                                                                                                                                                                  | invariant                                                                                                                                                                                                                                                                                                             |
|                                                                               | $S1 = [1 \ 1 \ 0 \ 0 \ 0 \ 0 \ 1 \ 1]$ $S2 = [1 \ 1 \ 0 \ 0 \ 0 \ 1 \ 1 \ 0]$ $S3 = [0 \ 1 \ 1 \ 0 \ 0 \ 0 \ 1 \ 1]$ $S4 = [1 \ 1 \ 0 \ 0 \ 1 \ 1 \ 0 \ 0]$ $S5 = [0 \ 1 \ 1 \ 0 \ 0 \ 1 \ 1 \ 0]$ $S6 = [0 \ 0 \ 1 \ 1 \ 0 \ 0 \ 1 \ 1]$ $S7 = [0 \ 1 \ 1 \ 0 \ 1 \ 1 \ 0 \ 0]$ $S8 = [0 \ 0 \ 1 \ 1 \ 0 \ 1 \ 0 \ 0]$ $S9 = [0 \ 0 \ 1 \ 1 \ 1 \ 0 \ 0]$ | S1 = [1 1 0 0 0 0 1 1]invariant $S2 = [1 1 0 0 0 1 1 0]$ decrease $S3 = [0 1 1 0 0 0 1 1]$ increase $S4 = [1 1 0 0 1 1 0 0]$ invariant $S5 = [0 1 1 0 0 1 1 0]$ invariant $S6 = [0 0 1 1 0 0 1 1]$ invariant $S7 = [0 1 1 0 1 1 0 0]$ increase $S8 = [0 0 1 1 0 1 1 0]$ increase $S9 = [0 0 1 1 1 1 1 0 0]$ invariant |

**Table 1.** Relationship between  $\Delta U_{Ci}$ ,  $M_i$ ,  $i_f$  and  $S_i$ .

#### 2.2. Discrete Model of the Voltage Mode Digital Power Amplifier Employing CFNPCI

Assuming that the capacitor voltages in all submodules are well balanced, (2) can be obtained according to Kirchhoff's law of voltage and current.

$$L_{f}\frac{di_{f}}{dt} + V_{o} = V_{ab}$$

$$C_{f}\frac{dV_{o}}{dt} + i_{o} = i_{f}$$
(2)

In (2),  $V_{ab}$  can be calculated by (3).

$$V_{\rm ab} = \frac{V_{\rm dc}}{2} \sum_{i=1}^{n} M_i \tag{3}$$

The total output level  $M \in \{-2n, -2n + 1, \dots, 0, \dots, 2n - 1, 2\}$ , and can be expressed as (4)

$$M = \sum_{i=1}^{n} M_i \tag{4}$$

Using  $x = [i_f V_o]^T$  to denote the system state variables, and substituting (3) and (4) into (2), the continuous system model of the voltage mode digital power amplifier can be obtained, as shown in (5),

$$\dot{x} = Ax + B_1 M + B_2 i_0 \tag{5}$$

where 
$$A = \begin{bmatrix} 0 & -\frac{1}{L_f} \\ \frac{1}{C_f} & 0 \end{bmatrix}$$
,  $B_1 = \begin{bmatrix} \frac{V_{dc}}{2L_f} \\ 0 \end{bmatrix}$ ,  $B_2 = \begin{bmatrix} 0 \\ -\frac{1}{C_f} \end{bmatrix}$ .

For the purpose of digital control, (5) should be discretized. The sampling period is denoted as  $T_{\rm S}$ . The discrete model is expressed as (6),

$$x(k+1) = A_{d}x(k) + B_{1d}M(k) + B_{2d}i_{0}(k)$$
(6)

where  $A_d = e^{AT_s}$ ,  $B_{1d} = \int_{0}^{T_s} e^{A\tau} B_1 d\tau$ ,  $B_{2d} = \int_{0}^{T_s} e^{A\tau} B_2 d\tau$ , k and k + 1 represent the kT<sub>s</sub> and  $(k + 1)T_{\rm S}$  instant, respectively.

In addition, the system output equation can be expressed by (7).

$$V_{\rm o}(k) = \begin{bmatrix} 0 & 1 \end{bmatrix} x(k) \tag{7}$$

### 3. Design of the Load Observer

2

The load current  $i_0$ , which is also the output current of the voltage mode digital power amplifier, depends on the load. It can be seen from (6) that  $i_0$  is an interference term for the close-loop of  $V_0$ , which is generally measured by the configured current sensor. In this paper, a state observer is designed to estimate  $i_0$  online, which avoids the use of current sensor and reduces the system hardware cost.

Assuming that the load current  $i_0$  is constant in a single sampling period [10], and extending  $i_0$  to a state variable of the system, (8) can be obtained.

$$\begin{bmatrix} x(k) \\ i_{o}(k) \end{bmatrix} = \begin{bmatrix} A_{d} & B_{2d} \\ 0 & 1 \end{bmatrix} \begin{bmatrix} x(k-1) \\ i_{o}(k-1) \end{bmatrix} + \begin{bmatrix} B_{1d} \\ 0 \end{bmatrix} M(k-1)$$
(8)

The system output equation can be rewritten as (9).

$$Y(k) = \begin{bmatrix} i_{\rm f}(k) \\ V_{\rm o}(k) \end{bmatrix} = \begin{bmatrix} 1 & 0 & 0 \\ 0 & 1 & 0 \end{bmatrix} \begin{bmatrix} i_{\rm f}(k) \\ V_{\rm o}(k) \\ i_{\rm o}(k) \end{bmatrix}$$
(9)

Let  $\Phi = \begin{bmatrix} A_{d} & B_{2d} \\ 0 & 1 \end{bmatrix}$ ,  $G = \begin{bmatrix} B_{1d} \\ 0 \end{bmatrix}$ ,  $C = \begin{bmatrix} 1 & 0 & 0 \\ 0 & 1 & 0 \end{bmatrix}$ , then the state observer shown in (10) can be constructed to realize online estimation of load current  $i_0$ 

$$\hat{X}(k) = \Phi \hat{X}(k-1) + GM(k-1) + K [Y(k) - \hat{Y}(k)]$$
(10)

In (10),  $\hat{X}(k) = \begin{bmatrix} \hat{i}_{f}(k) & \hat{V}_{o}(k) & \hat{i}_{o}(k) \end{bmatrix}$  denotes the estimated value of the extended system state variable  $X(k) = \begin{bmatrix} i_f(k) & V_o(k) & i_o(k) \end{bmatrix}$ , and  $\hat{Y}(k)$  is the estimated value of Y(k). *K* is the observer gain matrix.

 $\hat{i}_{o}(k)$  is the estimated value of  $i_{o}(k)$ , and can be calculated based on (11).

$$\hat{i}_{0}(k) = \begin{bmatrix} 0 & 0 & 1 \end{bmatrix} \hat{X}(k) \tag{11}$$

The designed load observer can be regarded as a discrete Kalman Filter, and its gain matrix K can be calculated to obtain the optimal estimation of  $i_0$  in the presence of random measurement noise.

It should be pointed out that the estimation error of the designed load observer depends on the selected gain matrix K. Unreasonable gain parameters will lead to large estimation error of *i*<sub>o</sub>, and eventually lead to tracking error of the MMPC in Section 4. Therefore, the gain matrix of the load observer should be elaborated to achieve a tradeoff between the dynamic performance and the noise immunity. The parameter selection method in [10] can be used to determine the gain matrix *K*.

# 4. Multilayer Model Predictive Control for the Voltage Mode Digital Power Amplifier Employing CFNPCI

In traditional model predictive control (TMPC), the cost function under all switching states must be calculated in each control cycle, and the switching state which minimizes the cost function should be selected. However, if we extend the TMPC to CFNPCI with n sub-modules, there will be  $9^n$  effective switching states. This also means that the cost function needs to be repeatedly calculated for  $9^n$  times to obtain the optimal switching state, and the amount of calculation increases exponentially with the increase of the submodule number n, which will pose a great challenge to the computational performance of the controller.

The overall control of the CFNPCI, as shown in Figure 2a, consists of the designed load observer and the proposed MMPC. The structure of the proposed MMPC is shown in Figure 2, including upper, middle and lower layers. No matter how large *n* is, the MMPC can avoid the repeated calculation of the cost function, greatly reduce the computational burden of the controller, and the dynamic performance can also not be affected. The upper layer control is used to determine the optimal level to minimize the cost function. The middle layer control is used to distribute the optimal level to each submodule aiming to balance the capacitor voltages in all the submodules. The lower layer control is used to determine the switching state of each submodule aiming to minimize the switching actions.



**Figure 2.** Structure diagram of the load observer based MMPC. (**a**) Structure of the overall control. (**b**) Structure of the proposed MMPC.

#### 4.1. The Upper Layer Control

 $V_{\text{oref}}(k + 1)$  is used to represent the output voltage reference at  $(k + 1)T_{\text{S}}$ . Then, the filter inductor current reference  $i_{\text{fref}}(k + 1)$  can be calculated by (12).

$$i_{\rm fref}(k+1) = C_{\rm f} \frac{V_{\rm oref}(k+1) - V_{\rm oref}(k)}{T_{\rm S}} + \hat{i}_{\rm o}(k)$$
 (12)

The used system cost function J(h) can be expressed by (13),

$$J(h) = \lambda_1 |i_{\text{fref}}(k+1) - i_{\text{fh}}(k+1)| + \lambda_2 |V_{\text{oref}}(k+1) - V_{\text{oh}}(k+1)|$$
  

$$h \in H = \{-2n, -2n+1, \cdots, 0, \cdots, 2n-1, 2n\}$$
(13)

where  $i_{\rm fh}(k + 1)$  and  $V_{\rm oh}(k + 1)$  respectively denote the instantaneous values of the inductor current  $i_{\rm f}$  and the capacitor voltage  $V_{\rm oh}$  at  $(k + 1)T_{\rm s}$  if the candidate output level *h* is selected in the *k*th control period.  $\lambda_1$  and  $\lambda_2$  are the weight factors.

 $i_{\rm fh}(k + 1)$  can be calculated based on (14), while  $V_{\rm oh}(k + 1)$  can be calculated based on (15),

$$i_{\rm fh}(k+1) = A_{\rm d11}i_{\rm f}(k) + A_{\rm d12}V_{\rm o}(k) + B_{\rm 1d11}h + B_{\rm 2d11}i_{\rm o}(k)$$
(14)

$$V_{\rm oh}(k+1) = A_{\rm d21}i_{\rm f}(k) + A_{\rm d22}V_{\rm o}(k) + B_{\rm 1d21}h + B_{\rm 2d21}\hat{i}_{\rm o}(k)$$
(15)

where  $\hat{i}_{o}(k)$  is obtained from the designed load observer in Section 3.

Define the function  $J_1(h)$  as shown in (16),

$$J_{1}(h) = \lambda_{1} |i_{\text{fref}}(k+1) - i_{\text{fh}}(k+1)|$$
  
=  $|\lambda_{1}B_{1d_{11}h} + \lambda_{1}A_{d_{11}i_{\text{f}}}(k) + \lambda_{1}A_{d_{12}}V_{o}(k) + \lambda_{1}B_{2d_{11}}\hat{i}_{o}(k) - \lambda_{1}i_{\text{fref}}(k+1)|$ (16)  
=  $a_{1}|h - h_{1}|$ 

where  $a_1$  can be calculated by (17),  $h_1$  can be calculated by (18).

$$a_1 = |\lambda_1 B_{1d11}| \tag{17}$$

$$h_1 = \frac{i_{\text{fref}}(k+1) - A_{d11}i_f(k) - A_{d12}V_o(k) - B_{2d11}\hat{i}_o(k)}{B_{1d11}}$$
(18)

Define the function  $J_2(h)$  as shown in (19),

$$J_{2}(h) = \lambda_{2} |V_{\text{oref}}(k+1) - V_{\text{oh}}(k+1)| = |\lambda_{2}B_{1d21}h + \lambda_{2}A_{d21}i_{f}(k) + \lambda_{2}A_{d22}V_{0}(k) + \lambda_{2}B_{2d21}\hat{i}_{0}(k) - \lambda_{2}V_{\text{oref}}(k+1)| = a_{2}|h - h_{2}|$$
(19)

where  $a_2$  can be calculated by (20),  $h_2$  can be calculated by (21).

$$a_2 = |\lambda_2 B_{1d21}| \tag{20}$$

$$h_2 = \frac{V_{\text{oref}}(k+1) - A_{d21}i_f(k) - A_{d22}V_o(k) - B_{2d21}\hat{i}_o(k)}{B_{1d21}}$$
(21)

It is easy to know that  $J(h) = J_1(h) + J_2(h)$ . If we assume that *h* is a continuous variable whose domain of definition is  $(-\infty, +\infty)$ , according to (16) and (19), the relationship between  $J_1(h)$  and *h* is linear, the relationship between  $J_2(h)$  and *h* also is linear.

Therefore, the function curves of J(h),  $J_1(h)$  and  $J_2(h)$  with respect to h have only four cases, as shown in Figure 3.



Figure 3. Cont.



**Figure 3.** Functional curves of J(h),  $J_1(h)$  and  $J_2(h)$ : (a)  $a_2 > a_1$ ,  $h_1 < h_2$ . (b)  $a_2 < a_1$ ,  $h_1 > h_2$ . (c)  $a_2 < a_1$ ,  $h_1 < h_2$ . (d)  $a_2 > a_1$ ,  $h_1 > h_2$ .

Based on Figure 3, we can discuss the abscissa p when J(h) takes the minimum value in the interval [-2n, 2n]. The results are shown in Table 2.

The optimal output level M(k) must be the element in the set H that minimizes the cost function J(h), while the minimum of J(h) should be 0. Therefore, M(k) can be calculated by (22),

$$M(k) = \begin{cases} floor(p), & \text{if } J[floor(p)] < J[ceil(p)]\\ ceil(p), & \text{if } J[floor(p)] \ge J[ceil(p)] \end{cases}$$
(22)

where floor(p) means to round down p to obtain the largest integer not greater than p; ceil(p) means to round up p to obtain the smallest integer not less than p.

**Table 2.** The abscissa of the minimum of J(h) in [-2n, 2n].

| $a_1$ and $a_2$<br>$h_1$ and $h_2$       | $a_2 > a_1$ | $a_2 \leq a_1$ |
|------------------------------------------|-------------|----------------|
| $h_1 < -2n, h_2 < -2n$                   | p = -2n     | p = -2n        |
| $-2n \le h_1 \le 2n, h_2 < -2n$          | p = -2n     | $p = h_1$      |
| $h_1 > 2n, h_2 < -2n$                    | p = -2n     | p = 2n         |
| $h_1 < -2n, -2n \le h_2 \le 2n$          | $p = h_2$   | p = -2n        |
| $-2n \le h_1 \le 2n, -2n \le h_2 \le 2n$ | $p = h_2$   | $p = h_1$      |
| $h_1 > 2n, -2n \le h_2 \le 2n$           | $p = h_2$   | p = 2n         |
| $h_1 < -2n, h_2 > 2n$                    | p = 2n      | p = -2n        |
| $-2n \le h_1 \le 2n, h_2 > 2n$           | p = 2n      | $p = h_1$      |
| $h_1 > 2n, h_2 > 2n$                     | p = 2n      | p = 2n         |

In order to further reduce the amount of calculation, the approximate calculation method shown in (23) is used in this paper,

$$M(k) \approx round(p) \tag{23}$$

where *round*(*p*) means to round *p* to obtain the nearest integer to *p*.

The maximum difference between the result of (23) and the result of (22) is one level, which will not cause unacceptable control error. However, if we obtain M(k) based on (23) rather than (22), J[floor(p)] and J[ceil(p)] can be avoided calculating and comparing with each other.

Because  $a_1$  and  $a_2$  are only determined by the weight factors and system parameters, they can be calculated off-line in the initialization link, and there is no need to calculate them in each control cycle, so the algorithm computation can be further reduced. Figure 4 shows the flow chart of the upper layer control when  $a_1 \ge a_2$  and  $a_1 < a_2$  respectively.



**Figure 4.** Flow chart of the upper control algorithm: (a)  $a_2 \ge a_1$ . (b)  $a_2 < a_1$ .

Based on the above analysis, the tracking error of the MMPC is not only related to the estimation accuracy of the output current  $i_0$ , but also related to its control period. A shorter control period will lead to a smaller tracking error. The upper layer control significantly reduces the computation and the running time of the MPC algorithm, so that a shorter control period can be used and a smaller tracking error can be obtained.

#### 4.2. The Middle Layer Control

Since each submodule can output fivelevels of 2, 1, 0, -1, -2, the constraint condition of (24) must be satisfied when the optimal level obtained by upper layer control is allocated to each submodule.

$$\begin{cases} \sum_{i=1}^{n} M_i(k) = M(k) \\ M_i(k) \in \{-2, -1, 0, 1, 2\} \end{cases}, i = 1, 2, \cdots, n$$
(24)

However, the number of level combinations satisfying the constraint of (24) is large, which makes the level allocation complex. In this paper, the following three constraints are added to simplify the level allocation algorithm:

(1) When M(k) > 0,  $M_i(k)$  is selected from 2, 1 and 0;

(2) When M(k) < 0,  $M_i(k)$  is selected from -2, -1 and 0;

(3) When M(k) = 0,  $M_i(k)$  is set to 0.

Furthermore, the analysis of Table 1 shows that only the 1 and -1 levels will affect the submodule capacitor voltages. Therefore, in order to achieve capacitor voltage balance, the submodules with larger capacitor voltage differences should be allocated 1 or -1 level, while the submodules with smaller capacitor voltage differences should be allocated 2, 0 or -2 level. Based on this analysis, this paper proposes the following allocation steps:

Step 1: Calculate the absolute values of capacitor voltage differences of all submodules;

Step 2: Sort the absolute values of capacitor voltage differences of all submodules in descending order;

Step 3: According to the sorting result of Step 2, the first allocation pass is performed from front to back, and each submodule is allocated +1 level ( $M_i(k) > 0$ ) or -1 level ( $M_i(k) < 0$ ). If the output level cannot be allocated completely in the first pass, the second pass will be performed from the back to the front until the output level is allocated completely.

Figure 5 shows the level allocation process when the submodule number n = 3 and the total output level M(k) = 2 or -5. It can be seen that by using the proposed level allocation steps, the submodules with larger capacitor voltage differences can be more likely to be

allocated 1 or -1 level, and the submodules with smaller capacitor voltage differences can be more likely to be allocated 2, 0 or -2 level, thus creating conditions for capacitor voltage balance control.



**Figure 5.** Output level allocation schematic: (a) M(k) = 2. (b) M(k) = -5.

#### 4.3. The Lower Layer Control

Due to the additional level allocation constraints in the middle layer control, when M(k) > 0, the output level number  $M_i(k)$  of the *i*th submodule can only switch between 0, 1 and 2.

Table 3 counts the IGBT action times when the three levels switch with each other. At the same time, according to Table 1, if a submodule is allocated +2 level, the corresponding switching state can only select S1. If a submodule is allocated +1 level, in order to achieve capacitor voltage balance, S2 should be selected when the signs of  $i_0$  and  $\Delta U_{Ci}$  are the same, while S3 should be selected when they are opposite. If a submodule is allocated 0 level, in order to minimize the number of switching actions when switching between 0 level and +1 level, S5 should be selected.

| Switching Level | Switching State | Switching Actions |
|-----------------|-----------------|-------------------|
| 2 and 1         | S1 and S2       | 2                 |
|                 | S1 and S3       | 2                 |
| 1 and 0         | S2 and S4       | 2                 |
|                 | S2 and S5       | 2                 |
|                 | S2 and S6       | 6                 |
|                 | S3 and S4       | 6                 |
|                 | S3 and S5       | 2                 |
|                 | S3 and S6       | 2                 |
| 2 and 0         | S1 and S4       | 4                 |
|                 | S1 and S5       | 4                 |
|                 | S1 and S6       | 4                 |

Table 3. The number of switching action when the output level switched between 0, 1 and 2.

When  $M_i(k) < 0$ , the following conclusions can be drawn: (1) if a submodule is allocated -2 level, S9 should be selected; (2) if a submodule is allocated -1 level, S8 should be selected when the signs of  $i_0$  and  $\Delta U_{Ci}$  are the same, while S7 should be selected when they are opposite; (3) if a submodule is allocated 0 level, S5 should be selected.

Figure 6 shows the flow chart of the switching state selection process. It can be seen that the middle layer control and the lower layer control are parallel structure, so they are more suitable to be implemented in FPGA.



11 of 16



Figure 6. Flow chart of the switching state selection process.

# 4.4. Comparisons of Computation

In order to prove the advantages of the MMPC in reducing the calculation amount, the TMPC proposed in [7] is used to compare with the algorithm in this paper. In order to obtain a general conclusion independent of the specific controller, Table 4 compares the number of addition, subtraction, multiplication, division and comparison operations required by the TMPC and the MMPC.

It can be seen from Table 4 that there is a linear or quadratic relationship between the calculation amount required by the MMPC and the submodule number n, while the calculation amount required by the TMPC has an exponential relationship with n. Therefore, the MMPC proposed in this paper has a significant advantage in the algorithm computation.

| Control | Algorithm    | Addition              | Subtraction           | Multiplication          | Division              | Comparison            |
|---------|--------------|-----------------------|-----------------------|-------------------------|-----------------------|-----------------------|
| Т       | MPC          | $(8n + 7) \times 9^n$ | $(7n + 2) \times 9^n$ | $(12n + 10) \times 9^n$ | $(4n + 1) \times 9^n$ | $(2n + 1) \times 9^n$ |
|         | Upper Layer  | 1                     | 4                     | 4                       | 1                     | 2                     |
|         | Middle Layer | M                     | N +  M                | 0                       | 0                     | $0.5n^2 + 0.5n + 1$   |
| MIMPC   | Lower Layer  | 0                     | 0                     | п                       | 0                     | 2 <i>n</i>            |
|         | Total        | M  + 1                | N + 3 +  M            | N + 3                   | 0                     | $0.5n^2 + 2.5n + 4$   |

Table 4. Comparisons of computation complexity.

# 5. Experimental Verification

In order to verify the feasibility and effectiveness of the designed load current observer and the proposed MMPC in this paper, an experimental prototype as shown in Figure 7 is built in the laboratory for experimental verification. The experimental prototype consists of two submodules, which can output up to ninelevels. The output frequency band of the prototype is from 50 Hz to 800 Hz. The filter inductance is 2 mH, and the filter capacitance is  $4.7 \mu$ F. The rated power of each submodule is 2 kW, the dc input voltage f each submodule is 300 V and the dc capacitance is 1070  $\mu$ F. The control period is set to 25  $\mu$ s.



Figure 7. Diagram of the experimental prototype.

In the designed experimental prototype, the number of submodules *n* is equal to 2, and the maximum total output level *M* can be taken as 4. Based on Table 4, the TMPC requires 1863 addition calculations, 1296 subtraction calculations, 2754 multiplication calculations, 729 division calculations and 405 comparison calculations for each control period, which poses a huge challenge to the computing performance of the controller. However, the MMPC proposed in this paper only requires 5 addition calculations, 9 subtraction calculations, 5 multiplication calculations, and 11 comparison calculations for each control period. In addition, both the TMPC and the MMPC are tested on a DSP of TMS320F28335. The results show that the TMPC takes 503  $\mu$ s to run once, while the improved algorithm only takes 6.9  $\mu$ s to run once. Therefore, the develop multilayer structure greatly reduces the computation burden of the controller and can be acceptable for general digital controllers.

#### 5.1. Steady State Performance

In order to study the steady state performance of the designed load observer and the proposed MMPC, the output voltage reference  $V_{\text{oref}}$  is set as a sine wave with frequency of 800 Hz and amplitude of 550 V. The load is set to an 80  $\Omega$  resistor. The experiment results are shown in Figure 8, where Figure 8a shows the waveforms of  $V_0$  and its reference  $V_{\text{oref}}$ , Figure 8b shows the waveforms of  $i_f$  and its reference  $i_{\text{fref}}$ , Figure 8c shows the waveforms of  $i_0$  and its estimated value, and Figure 8d shows the capacitor voltages of the first submodule. It should be pointed out that the waveform of  $i_0$  in Figure 8c is obtained by directly measuring based on the current probe.



**Figure 8.** Steady state experimental results: (a) Waveforms of  $V_0$  and  $V_{oref}$ . (b) Waveforms of  $i_f$  and  $i_{fref}$ . (c) Waveforms of the measured value and the estimated value of  $i_0$ . (d) Waveforms of capacitor voltages.

It can be seen from Figure 8 that the designed load observer accurately estimates the actual load current  $i_0$  under steady state condition. The small estimating error of  $i_0$  leads the proposed MMPC to output accuracy inductor current and output voltage, which means small tracking errors are obtained. In addition, the total harmonic distortion rate of the output voltage is tested to be 0.84%, which shows acceptable waveform quality. Therefore, both the load observer and the MMPC show good steady state performance.

#### 5.2. Dynamic Performance

The output voltage reference  $V_{\text{oref}}$  is set as a sine wave with frequency of 50Hz and amplitude of 275 V, while its amplitude steps to 550 V at some point. The load is still set to an 80  $\Omega$  resistor. Under this condition, the dynamic performance of the load observer and the MMPC is tested. The experiment results are shown in Figure 9, where Figure 9a shows the waveforms of  $V_0$  and its reference  $V_{\text{oref}}$ , Figure 9b shows the waveforms of  $i_f$  and its reference  $i_{\text{fref}}$ , Figure 9c shows the waveforms of  $i_0$  and its estimated value, and Figure 9d shows the capacitor voltages of the first submodule.

It can be seen from Figure 9 that, within 0.4 ms, the designed load observer can still quickly and accurately estimate the actual load current under the condition of both the output voltage reference and the load current step change. This also means that the selected gain parameters of the load observer have a good tradeoff between the dynamic performance and the noise immunity. With the help of this, the proposed MMPC also quickly and accurately tracks the step change output reference. Therefore, the dynamic performances of both the load observer and the MMPC are verified.



**Figure 9.** Dynamic state experimental results: (a) Waveforms of  $V_0$  and  $V_{oref}$ . (b) Waveforms of  $i_f$  and  $i_{fref}$ . (c) Waveforms of the measured value and the estimated value of  $i_0$ . (d) Waveforms of capacitor voltages.

#### 5.3. Robust Performance

The load of the voltage mode digital power amplifier employing CFNPCI is set as the uncontrolled rectifier bridge shown in Figure 10, which is a nonlinear load. In the rectifier bridge, the capacitance is set to be 400  $\mu$ F, the resistance is set to be 120  $\Omega$ . The robust performance of the load observer and the MMPC is verified under this condition. The output voltage reference  $V_{\text{oref}}$  is still set to a sine wave with frequency of 50 Hz and amplitude of 550 V.



Figure 10. Uncontrollable rectifier bridge load.

Figure 11 shows the waveforms of  $V_0$  and its reference  $V_{\text{oref}}$ . It can be seen that, even when the voltage mode digital power amplifier supplies power to a non-linear load, the total harmonic distortion rate of the output voltage still reaches 1.74%, which shows strong system robustness.



Figure 11. Robustness experimental results.

#### 6. Conclusions

A cascaded multilevel inverter provides an effective way to increase the capacity of the digital power amplifier. In this paper, a load observer is designed for the voltage mode digital power amplifier employing CFNPCI topology, which could estimate the output current online without configuring the output current sensor, thus reducing the hardware cost. On this basis, an MMPC is proposed, which could completely avoid cyclic calculation and comparison of the system cost function, so the amount of calculation of the controller can be significantly reduced. The test results show that the TMPC takes 503  $\mu$ s to run once, while the MMPC only takes 6.9  $\mu$ s to run once. In addition, the experimental results show that the total harmonic distortion rate of the output voltage is only 0.84% in the steady state experiment, both the load observer and the MMPC could track the step change load and reference within 0.4ms in the dynamic experiment, and the total harmonic distortion rate of the output voltage can still reach 1.74% even when the digital power amplifier supplies power for diode rectifier bridge load.

**Author Contributions:** Conceptualization, X.W.; formal analysis, A.L.; funding acquisition, M.L.; investigation, X.W.; methodology, A.L.; project administration, M.L.; software, W.Z.; validation, X.Z. and H.W. (Hanzhe Wang); writing-original draft, X.W.; writing—review and editing, H.W. (Hongliang Wang) and A.L. All authors have read and agreed to the published version of the manuscript.

**Funding:** The Program for Guangdong Introducing Innovative and Entrepreneurial Teams: 2017ZT07G23; Research on High-power and High-efficiency Electro-acoustic Transduction Mechanism and Control Method: 51837005; Research on Topology, Passive Current Sharing Mechanism and Control for Multiphase Resonant Converter with Coupled Resonant Tank: 51977069.

Conflicts of Interest: The authors declare no conflict of interest.

### Abbreviations

All the parameters related to equations are defined in the following table.

- Capacitor voltage of  $C_{i1}$  $U_{Ci1}$
- $U_{Ci2}$ Capacitor voltage of  $C_{i2}$
- $V_{\rm dc}$ Voltage of Submodule dc power supply
- $L_{f}$ Filter inductor
- $C_{\rm f}$ Filter capacitor
- i<sub>f</sub> Current of the  $i_f$
- $V_{o}$ Voltage of  $C_{\rm f}$
- $V_{ab}$ Output voltage of the CFNPCI
- $M_i$ Output level of Submodule i
- М Total output level
- System state variable х
- i<sub>o</sub> Output current
- Χ Extended state variable
- Υ Output variable of the load observer
- Ŷ Estimated value of X
- Ŷ Estimated value of Y
- $\hat{i}_{\rm f}$  $\hat{V}_{\rm o}$ Estimated value of  $i_{\rm f}$
- Estimated value of  $V_0$
- ίo Estimated value of  $i_0$
- Κ Gain matrix of the load observer
- Voref Control reference of  $V_0$
- *I*<sub>fref</sub> Control reference of  $i_{\rm f}$
- J(h)Total cost function
- Cost function for filter inductor current control  $J_1(h)$
- $J_2(h)$ Cost function for output voltage control
- $h_1$ Solution of  $J_1(h) = 0$
- Solution of  $J_2(h) = 0$  $h_2$
- $\lambda_1$ Weight factor for filter inductor current control
- $\lambda_2$ Weight factor for output voltage control
- $T_{S}$ Control period

#### References

- 1. Ertl, H.; Kolar, J.W.; Zach, F.C. Analysis of a multilevel multicell switch-mode power amplifier employing the "flying-battery" concept. IEEE Trans. Ind. Electron. 2002, 49, 816-823. [CrossRef]
- Morozov, A.; Scussel, K.; Wolf, M.; Corver, M. The new development of the autonomous sources for ocean acoustic navigation, 2. tomography and communications. In Proceedings of the IEEE OCEANS, Anchorage, AK, USA, 18–21 September 2017; pp. 1–8.
- Zhang, Y.; Meng, Q.; Li, Y.; Cai, L. A high-efficiency cascaded multilevel class-D amplifier with FPGA based on sliding mode 3. control. In Proceedings of the 2010 3rd International Symposium on Systems and Control in Aeronautics and Astronautics (ISSCAA 2010), Harbin, China, 8-10 June 2010; pp. 86-90.
- Agbossou, K.; Dion, J.-L.; Carignan, S.; Abdelkrim, M.; Cheriti, A. Class D amplifier for a power piezoelectric load. IEEE Trans. 4. Ultrason. Ferroelectr. Freq. Control 2000, 47, 1036–1041. [CrossRef] [PubMed]
- 5. Rodriguez, J.; Bernet, S.; Wu, B.; Pontt, J.; Kouro, S. Multilevel voltage source-converter topologies for industrial medium-voltage drives. IEEE Trans. Ind. Electron. 2007, 54, 2930–2945. [CrossRef]
- Lesnicar, A.; Marquardt, R. An innovative modular multilevel converter topology suitable for a wide power range. In Proceedings 6. of the IEEE Bologna Power Tech Conference, Bologna, Italy, 23–26 June 2003.
- Wanjekeche, T.; Nicolae, D.; Jimoh, A. A cascaded NPC/H-Bridge inverter with simplified control strategy and minimum 7. component count. In Proceedings of the AFRICON 2009, Nairobi, Kenya, 23-25 September 2009; pp. 1-6.
- Dong, M.; Zhang, Y.; Xia, M.; Li, J. Multilevel dual closed-loop controlling Class-D power amplifier with FPGA. In Proceedings of 8. the 2012 International Conference on Control Engineering and Communication Technology, Liaoning, China, 7–9 December 2012; pp. 421-425.
- Yu, S.; Tseng, M. Optimal control of a nine-level Class-D audio amplifier using sliding-mode quantization. IEEE Trans. Ind. 9. Electron. 2011, 58, 3069–3076. [CrossRef]
- Nguyen, H.; Kim, E.; Kim, I.; Choi, H.; Jung, J. Model predictive control with modulated optimal vector for a three-phase inverter 10. with an LC filter. IEEE Trans. Power Electron. 2018, 33, 2690–2703. [CrossRef]

- Qi, C.; Chen, X.; Tu, P.; Wang, P. Low-complexity two-voltage-based model predictive control for a single-phase cascaded H-bridge inverter. In Proceedings of the 2017 IEEE 3rd International Future Energy Electronics Conference and ECCE Asia (IFEEC 2017—ECCE Asia), Kaohsiung, Taiwan, 3–7 June 2017; pp. 1440–1444.
- Aguilera, R.P.; Baidya, R.; Acuna, P.; Vazquez, S.; Mouton, T.; Agelidis, V.G. Model predictive control of cascaded H-bridge inverters based on a fast-optimization algorithm. In Proceedings of the IECON 2015—41st Annual Conference of the IEEE Industrial Electronics Society, Yokohama, Japan, 9–12 November 2015; pp. 004003–004008.
- 13. Cortés, P.; Wilson, A.; Kouro, S.; Rodriguez, J.; Abu-Rub, H. Model Predictive Control of Multilevel Cascaded H-Bridge Inverters. *IEEE Trans. Ind. Electron.* 2010, 57, 2691–2699. [CrossRef]
- Tian, W.; Gao, X.; Kennel, R. Model Predictive Control of Modular Multilevel Converters with Independent Arm-Balancing Control. In Proceedings of the 2019 IEEE International Symposium on Predictive Control of Electrical Drives and Power Electronics (PRECEDE), Quanzhou, China, 31 May–2 June 2019; pp. 1–5.
- Khanal, S.; Disfani, V.R. Reduced Switching-Frequency Modulation Design for Model Predictive Control Based Modular Multilevel Converters. In Proceedings of the 2019 IEEE 2nd International Conference on Renewable Energy and Power Engineering (REPE), Toronto, ON, Canada, 2–4 November 2019; pp. 1–5.
- Elsheikh, M.G.; Bakeer, A.; Magdy, G.; Shabib, G.; Elbaset, A.A.; Mitani, Y. Voltage control of modular multilevel converter employing finite control set-model predictive control. In Proceedings of the 2017 Nineteenth International Middle East Power Systems Conference (MEPCON), Cairo, Egypt, 19–21 December 2017; pp. 1128–1132.
- 17. Pérez, M.; Rodríguez, J.; Fuentes, E.; Kammerer, F. Predictive control of ac-ac modular multilevel converters. *IEEE Trans. Ind. Electron.* **2012**, *59*, 2832–2839. [CrossRef]
- 18. Liu, P.; Wang, Y.; Cong, W.; Lei, W. Grouping-sorting-optimized model predictive control for modular multilevel converter with reduced computational load. *IEEE Trans. Power Electron.* **2016**, *31*, 1896–1907. [CrossRef]
- 19. Zhang, F.; Li, W.; Joós, G. A voltage-level-based model predictive control of modular multilevel converter. *IEEE Trans. Ind. Electron.* **2016**, *63*, 5301–5312. [CrossRef]
- Moon, J.; Gwon, J.; Park, J.; Kang, D.; Kim, J. Model predictive control with a reduced number of considered states in a modular multilevel converter for HVDC system. *IEEE Trans. Power Del.* 2015, 30, 608–617. [CrossRef]
- 21. Huang, J.; Yang, B.; Guo, F.; Wang, Z.; Tong, X.; Zhang, A.; Xiao, J. Priority sorting approach for modular multilevel converter based on simplified model predictive control. *IEEE Trans. Ind. Electron.* **2018**, *65*, 4819–4830. [CrossRef]
- 22. Dekka, A.; Wu, B.; Yaramasu, V. Dual-stage model predictive control with improved harmonic performance for modular multilevel converter. *IEEE Trans. Ind. Electron.* 2016, 63, 6010–6019. [CrossRef]
- 23. Guo, P.; He, Z.; Yue, Y.; Xu, Q.; Huang, X.; Chen, Y.; Luo, A. A novel two-stage model predictive control for modular multilevel converter with reduced computation. *IEEE Trans. Ind. Electron.* **2019**, *66*, 2410–2422. [CrossRef]
- 24. Gong, Z.; Dai, P.; Yuan, X.; Wu, X.; Guo, G. Design and experimental evaluation of fast model predictive control for modular multilevel converters. *IEEE Trans. Ind. Electron.* **2016**, *63*, 3845–3856. [CrossRef]
- 25. Kakosimos, P.; Abu-Rub, H. Predictive control of a Grid-Tied cascaded full-bridge NPC inverter for reducing high-frequency common-mode voltage components. *IEEE Trans. Ind. Informat.* 2018, 14, 2385–2394. [CrossRef]