



# Article Study on the Solder Joint Reliability of New Diamond Chip Resistors for Power Devices

Wenyu Wu<sup>1</sup>, Geng Li<sup>2</sup>, Shang Wang<sup>2</sup>, \*<sup>D</sup>, Yiping Wang<sup>2</sup>, Jiayun Feng<sup>2</sup>, Xiaowei Sun<sup>1</sup> and Yanhong Tian<sup>2,\*</sup>

- <sup>1</sup> NO. 38 Research Institute, China Electronics Technology Group Corporation, Hefei 230031, China; hzhcandy@126.com (W.W.)
- <sup>2</sup> State Key Laboratory of Advanced Welding and Joining, Harbin Institute of Technology, Harbin 150001, China; li-geng@hit.edu.cn (G.L.)
- \* Correspondence: wangshang@hit.edu.cn (S.W.); tianyh@hit.edu.cn (Y.T.)

**Abstract**: New diamond chip resistors have been used in high-power devices widely due to excellent heat dissipation and high-frequency performance. However, systematic research about their solder joint reliability is rare. In this paper, a related study was conducted by combining methods between numerical analysis and laboratory reliability tests. In detail, the shape simulation and thermal cycling finite element simulation for solder joints with different volumes were carried out. The optimized solder volume was 0.05 mm<sup>3</sup>, and the maximum thermal cycling stress under the optimized shape was 38.9 MPa. In addition, the thermal cycling tests with current and high temperature storage tests were carried out for the optimized solder joint, which showed good agreement with the simulation results, clarified the growth and evolution law of intermetallic compound at the interconnection interface, and proved the optimized solder joint had great anti-electromigration, temperature cycling and high temperature storage reliability. In this work, an optimized solder joint structure of a diamond chip resistor with high reliability was finally obtained, as well as providing considerable reliability data for the new type of diamond chip resistors, which would boost the development of power devices.

Keywords: diamond chip resistor; solder joint; reliability; numerical analysis

## 1. Introduction

High-power electronic devices are widely used in the field of wireless communication [1,2]. With the demand for high performance and light weight of electronic devices, the continuous improvement of their integration has brought a significant increase in power density and the large current and high heat have led to many reliability problems [3]. Numerous studies have shown that most of the failures of electronic devices come from the interconnection solder joints of electronic packaging due to the stress caused by the thermal mismatch of materials and the evolution of microstructure and morphology [4]. As the most common component of electronic devices, chip resistors are used in almost every electronic device. Therefore, ensuring the reliability of chip resistor solder joints under high temperature and power cycling is the cornerstone of the development of high-power devices.

With continuous power and frequency improvement of power devices, the commonly used materials  $Al_2O_3$  of chip resistor substrate cannot meet the requirements of heat dissipation [5,6]. The thermal conductivity of CVD diamond is 2000 W·m<sup>-1</sup>·K<sup>-1</sup>, which is dozens of times higher than  $Al_2O_3$ . Using diamond as the substrate material of chip resistors can greatly improve the heat dissipation performance [6]. In addition, this new type of diamond chip resistor has advantages of high frequency (more than 30 GHz), high power, small size, light weight and stable performance, and can service in extreme environments such as deep space exploration and military equipment that require ultra-high reliability [7]. The usage of new materials always leads to new reliability problems. There have been



Citation: Wu, W.; Li, G.; Wang, S.; Wang, Y.; Feng, J.; Sun, X.; Tian, Y. Study on the Solder Joint Reliability of New Diamond Chip Resistors for Power Devices. *Coatings* **2023**, *13*, 748. https://doi.org/10.3390/ coatings13040748

Academic Editor: Gianni Barucca

Received: 15 March 2023 Revised: 4 April 2023 Accepted: 6 April 2023 Published: 7 April 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). many studies on the reliability of traditional chip resistor solder joints [8,9], but the research on the reliability of new chip resistor solder joints is not sufficient. Therefore, it is of great significance to supplement the reliability data of the new diamond chip resistors to ensure the stable operation of power devices and assist the development of power devices.

Due to the frequent change of ambient temperature or switch of power devices, chip resistors need to undergo temperature cycling. Under the alternating temperature load, the thermal mismatches of different interfaces of materials generate large thermal stress, which leads to plastic deformation, grain boundary slip and grain boundary defects in solder joints. Stress concentrates at those defects and results in initial cracks, then cracks propagate to cause failure [10]. It is necessary to study the reliability of new chip resistors under temperature cycling. The finite element analysis method can save a lot of time and cost in the reliability analysis process, which can quickly obtain the stress and strain response of the device under a certain load and predict the service life of solder joints by combining a constitutive equation and life prediction model [11–15]. The accuracy of the finite element model greatly affects the accuracy of simulation and the simulation of the solder joint shape plays an important role in improving the accuracy of model. In addition, the shape of the solder joint shape with the lowest stress level can be obtained through the iterative optimization of solder joint shape simulation and thermal cycle finite element simulation.

The new diamond chip resistors in power devices need to work at a high temperature due to high power. The continuous high temperature causes excessive growth of brittle intermetallic compounds (IMCs) at the soldering interface, which leads to an increasing risk of failure. The mechanism of IMCs growth involves the diffusion and migration of elements. The diffusion of elements is affected by many factors such as element concentration, temperature, stress, etc. [16], therefore, it is difficult to evaluate the reliability of solder joints only by simulation, so the high temperature storage (HTS) experiment is essential.

In order to realize the electrical connection of the diamond chip resistors, it is necessary to electroplate electrodes at the terminals of the resistor. The electrode material is usually nickel. The quality of the nickel coating will significantly affect the reliability of the solder joint in the process of temperature cycling or aging [17]. Therefore, this paper also focuses on the analysis of the reliability of the coating interface.

With the background mentioned above, this study conducted the solder joints shape simulation and thermal cycling finite element simulation for the new diamond chip resistors. In order to verify the simulation results, corresponding thermal cycling tests were carried out. The power devices also bore current load during service, so another control group with current was set in order to evaluate the impact of current on solder joints' reliability. In addition, high temperature storage tests were carried out to evaluate the reliability of the solder joints of the new diamond chip resistors stored under high temperature for a long time.

#### 2. Materials and Methods

#### 2.1. Numerical Simulation

In order to investigate the device-level reliability, the power divider with new diamond chip resistors was selected as the study object. Several assumptions were made to ensure the accuracy and feasibility of the numerical simulation as listed below:

- The metal plating was ignored;
- All materials were uniform and dense;
- All interconnecting interfaces were tightly combined;
- The effect of gravity was considered in the simulation of solder joint shape;
- The change of material thermodynamic parameters with temperature was considered in the thermal cycling simulation.

The process of numerical simulation was shown in Figure 1. Parameterized modeling was carried out in the Surface Evolver software (version 2.70) according to the size data of the chip resistor. The differential equation of surface wetting was set to calculate the solder joint

shape under different solder volumes by the minimum energy principle. Then, the Surface Evolver (SE) model of the chip resistor was imported into ANSYS (version 14.0), and the parametric modeling of the whole power divider was carried out. The Anand model was used to describe the viscoplastic behavior of solder under a low stress state. The thermodynamic simulation used thermal element SOLID70 and structural element SOLID185. Tetrahedral elements were used for meshing due to plenty of irregular structures, and the mesh of the solder part was refined to improve the simulation accuracy. Fixed constraints were applied at the bolt holes at the four corners of the power divider shell, as shown in Figure 2a. The thermal cycling profile was in accordance with the requirements of TC4 in IPC9701. The temperature was from -55 to 125 °C, one cycle for 50 min, whose rising time and falling time were 15 min. Some research showed the inelastic strain amplitude of the solder joint was generally stable after 7 to 8 cycles [11–13], so a total of 10 thermal cycles were applied to the model, as shown in Figure 2b. The material parameters used in the numerical simulation can be found in Tables S1 and S2 of the Supplementary Materials.



Figure 1. Schematic process of numerical simulation.



Figure 2. Pretreatment of finite element simulation: (a) Mesh generation and constraints; (b) Load files.

#### 2.2. Laboratory Experiment

Screen printing and reflow soldering process were carried out according to the optimal solder volume obtained by simulation, and the new diamond chip resistors were soldered onto the microstrip plate of power divider. The chip resistors were the CRD0603DX5W2 model produced by Smiths Interconnect (London, UK) and the solder was eutectic SnPb. The corresponding thermal cycling tests were carried out on the power divider by high-low temperature test-box to verify the simulation results, and the samples after 200, 500, and 1000 cycles were taken out for analysis. In order to determine the anti-electric migration ability of the solder joint, another energized control group was

set with the current of 0.15 A. The aging temperature of HTS test was set to 150 °C by constant temperature drying box, and the temperature accuracy was  $\pm 0.1$  °C. The growth rate of intermetallic compounds followed Fick's diffusion law and was proportional to the quadratic power of time, so aging times of the samples were set to be 1 day, 4 days, 9 days, 16 days, 25 days, 36 days, and 49 days.

The obvious hardness difference made it difficult to obtain the flat interconnection interface between the diamond and SnPb solder, so the interface was polished with a cross-section polisher. The direction of the ion beam was perpendicular to the plane of the microstrip plate and polished 6 h for each sample. The microstructure of the solder joints was investigated by the scanning electron microscopy (SEM, ZEISS Sigma 300, Jena, Germany), and the SEM images were taken by backscattered electrons (BE) to obtain compositional contrast. The composition of IMCs were identified by energy dispersive spectrometer (EDS, ZEISS Sigma 300), and the thickness measurement of interface IMCs was calculated by the Image J (version 1.8.0) according to the imaging contrast difference of different materials and the thickness was an average value of all samples under same conditions. We took three chip resistors for each test condition to avoid contingency.

#### 3. Results and Discussion

The simulation results of solder joint shape are shown in Figure 3, where V is the volume of solder. The solder was only at the bottom of the resistor with the volume of 0.01 mm<sup>3</sup>, and the lateral wall of the resistor was not wet. As the volume of solder increased, the solder began to wet the lateral wall of the resistor and continued to climb. When the volume came to 0.025 mm<sup>3</sup>, solder climbed more than half the height of the resistor. The solder climbed to the top of the resistor when the volume became 0.05 mm<sup>3</sup>, but the width direction of the resistor was not completely wetted and the solder joint presented a fillet shape of chip components as usual at this time. When the volume of the solder increased further, the solder continued to wet on the pad and the direction of resistor width until the volume of solder reached 0.13 mm<sup>3</sup>, the interfacial tension between solder and pad could not resist the gravity of the solder at this time, so the solder collapsed and overflowed the pad area. According to the SMT general test standard IPC-610F, the solder of chip components should be higher than 1/2 of the component's height, so we took the solder joints with the volume of 0.025 mm<sup>3</sup>, 0.05 mm<sup>3</sup>, 0.075 mm<sup>3</sup>, 0.01 mm<sup>3</sup>, and 0.025 mm<sup>3</sup> for subsequent thermal cycling simulation.



**Figure 3.** Simulation results of solder joint shape under the different solder volumes of (**a**)  $0.01 \text{ mm}^3$ , (**b**)  $0.025 \text{ mm}^3$ , (**c**)  $0.05 \text{ mm}^3$ , (**d**)  $0.075 \text{ mm}^3$ , (**e**)  $0.1 \text{ mm}^3$ , (**f**)  $0.125 \text{ mm}^3$ , (**g**)  $0.13 \text{ mm}^3$ .

The thermal cycling simulation was taken for solder joints with different solder volumes in power divider with chip resistors. Among the three chip resistors carried by the power divider, the thermal stress of the solder joints near four-corner screw holes was the highest because they were close to the fixed constraint and had difficulty releasing the stress through deformation. During a whole thermal cycle, stress of the joints increased to the highest when the temperature just fell to minimum, because the CTE of each material had a larger difference in the low temperature. The stress distribution of the solder joint near the screw hole at the lowest temperature is shown in Figure 4. The maximum von Mises stress and strain were produced at the corner where the inner side of the solder joint contacted with the lower edge of the resistor. Because the horizontal distance between the inner side of solder pad and the resistor was very small, the solder joint there showed a nearly right angle and the stress was concentrated at this part. The maximum stress of solder joints of different shapes was between 39.0 and 43.4 MPa, and there was no significant difference. Although the maximum stress was slightly higher than the tensile strength of SnPb solder (36 MPa), the high stress here was only concentrated in a very short time and a very small area, after which the stress could be released through microcracks here, which did not affect the overall reliability of solder joints.



**Figure 4.** Stress distribution of solder joints at the lowest temperature with the solder volume of (a)  $0.025 \text{ mm}^3$ , (b)  $0.05 \text{ mm}^3$ , (c)  $0.075 \text{ mm}^3$ , (d)  $0.1 \text{ mm}^3$ , (e)  $0.125 \text{ mm}^3$ .

In Figure 4a, the solder joint was too small to release the stress through deformation of the solder joint, resulting in the highest-level overall stress when the solder volume was 0.025 mm<sup>3</sup>. The stress level of solder joints with solder volume of 0.075 and 0.01 mm<sup>3</sup> was also large, which was due to the terrible shape of solder joints. The overall stress of solder joints with solder volume of 0.05 and 0.0125 mm<sup>3</sup> was much lower, but too much solder may lead to a Manhattan effect of the chip resistor during reflow soldering. Through the above analysis, the solder joint with a volume of 0.05 mm<sup>3</sup> was considered to be the best.

The stress-strain curve at the critical point of the solder joint with a volume of 0.05 mm<sup>3</sup> is shown in Figure 5. The curve was in the shape of a gradually convergent hysteresis loop, and the area surrounded by it represented the plastic strain energy. In further thermal cycling, the stress of the critical point was basically consistent and the plastic strain was accumulating at the same temperature in each cycle. After five cycles, the cumulative plastic strain of each cycle reached stability, and the value of the inelastic strain amplitude in one cycle after stabilization was 0.00456.



Figure 5. Stress-strain relationship of the critical point during ten thermal cycles.

Among many solder joint life prediction models, the Coffin–Manson equation with correction terms has a higher accuracy of low cycle fatigue life prediction, because it takes the conditions of thermal cycling into account such as the temperature amplitude and frequency. The modified Coffin–Manson model is the most widely-used model in the field of electronic packaging at present. The general expression of this model is [14,15]:

$$N_f = \frac{1}{2} \left(\frac{\Delta \gamma}{2\varepsilon_f}\right)^{\frac{1}{c}},\tag{1}$$

where  $N_f$  is the number of cycles to fail;  $\Delta \gamma$  is the range of equivalent inelastic shear strain;  $\varepsilon_f$  is the fatigue ductility coefficient which is approximately equal to 0.325 for SnPb solder; c is the fatigue ductility index, a constant related to the thermal cycle temperature, equal to 3.39 for this work. The range of equivalent inelastic strain can be extracted from the finite element simulation results, which has the following relationship with  $\Delta \gamma$ :

$$\Delta \gamma = \sqrt{3} \Delta \varepsilon_{\ell} \tag{2}$$

where  $\Delta \varepsilon$  is the range of equivalent inelastic strain.

The thermal cycling life of solder joint was calculated by taking  $\Delta\varepsilon$  into the formulas above, and the calculated life was  $5.2 \times 10^4$  cycles, which was not the typical low cycle fatigue failure. It could be considered that this optimized solder joint structure would not have fatigue failure cause by creep deformation during thermal cycling, and has a great thermal cycling reliability.

The cross-section of the solder joints after the thermal cycling test are shown in Figure 6. Within 1000 cycles, the solder joints still had no microcracks, voids, or other defects, which verified the simulation results and confirmed that the optimized structure of the new diamond chip resistor solder joint had good thermal cycling reliability. With the increase in temperature cycles, the eutectic phase of solder was only slightly coarsened, which would not significantly affect the mechanical properties of solder joints.

The Pb element in eutectic SnPb does not participate in the interface reaction. According to the Cu-Sn binary phase diagram, the IMCs can only be  $Cu_6Sn_5$  and  $Cu_3Sn$  below 350 °C. In addition, numerous studies have shown that during thermal cycling and aging, the reaction products of Cu-Sn interface are  $Cu_3Sn$  near the side of Cu and  $Cu_6Sn_5$  near the side of Sn [18–22]. Considering the significant difference in atomic ratios between the two compounds and the accuracy of EDS, we used EDS to determine the type of IMCs. The EDS results can be found in Figure S1 of the Supplementary Materials. The IMC of solderpad interface near the Cu pad was continuous  $Cu_3Sn$  where the Cu-Sn atomic ratio of EDS was very close to 3:1, while near the SnPb was continuous  $Cu_6Sn_5$  with a microstructure of scallop where the atomic ratio was very close to 6:5. The IMC of solderresistor interface was continuous layered (Cu, Ni)<sub>6</sub>Sn<sub>5</sub> due to similar crystal structure of Cu and Ni [19].



Figure 6. Cross-section SEM images of the solder joints after different thermal cycles.

As the thermal cycling test continued, the thickness of  $Cu_6Sn_5$  and  $Cu_3Sn$  at the solderpad interface increased obviously. It was because high temperature promoted the diffusion of elements, and Cu atoms reacted with Sn atoms to generate  $Cu_6Sn_5$ , and  $Cu_6Sn_5$  was converted into  $Cu_3Sn$  gradually [18,19]. Kirkendall voids with diameter of 100–400 nm formed in the  $Cu_3Sn$  layer and along the  $Cu_3Sn/Cu$  interface. Those voids were generated because the diffusion rate of Cu in  $Cu_3Sn$  was much higher than that of Sn, resulting in the accumulation of excess vacancies [20,21]. The interface strain caused by lattice mismatch or the elastic anisotropy between phases was another factor that led to the interface voids [22]. The thickness of IMC in the solder–resistor interface (Cu, Ni)<sub>6</sub>Sn<sub>5</sub> is significantly lower than that of the solder–pad interface, which is due to the slow reaction of the main reaction elements Ni and Sn at the solder–resistor interface.

Current will cause the directional migration of atoms, which accelerates or inhibits the growth of IMCs, resulting in microcracks, voids, and other defects [23,24]. The mechanism of the influence of the current on the reliability is shown in Figure 7. A is the IMC of the solder–pad interface at the side where electrons flow out, B is the IMC of the solder–pad interface at the side where electrons flow in, C is the IMC of the resistor–solder interface at the side where electrons are conducive to the migration of Cu atoms at B and Ni atoms at C, the IMCs at B and C are generally thicker than that at A and D.



Figure 7. Diagram of the influence of current.

The section of the solder joints of the electrified samples were analyzed and there were no microcracks, voids, or other defects. The microstructure of the solder joints was basically the same as that of the untreated solder joints. In order to evaluate the effect of the current on the IMCs growth, the IMCs thickness under the different electrified conditions were calculated as shown in Table 1. The thickness of IMCs at A and D were basically the

same no matter whether the solder joint was electrified or not. Although the electron flow was not conducive to the migration of the main diffusion atoms here, the thermal effect generated by the current promotes the diffusion to a certain extent. The IMCs at B and C under electrified condition were thicker than that of the untreated solder joints. Within 1000 cycles, the difference of IMC thickness at B between the electrified and untreated solder joints was within 0.1  $\mu$ m, while D was within 0.2  $\mu$ m. It was proved that the solder joints' structure had excellent reliability against electromigration.

| NO. of Cycles | Current | Thickness of IMCs (µm) |      |      |      |
|---------------|---------|------------------------|------|------|------|
|               |         | Α                      | В    | С    | D    |
| 200           | off     | 0.31                   | -    | 0.24 | -    |
| 500           | off     | 0.49                   | -    | 0.27 | -    |
| 1000          | off     | 0.72                   | -    | 0.32 | -    |
| 200           | on      | 0.30                   | 0.34 | 0.35 | 0.27 |
| 500           | on      | 0.51                   | 0.59 | 0.44 | 0.31 |
| 1000          | on      | 0.73                   | 0.80 | 0.49 | 0.38 |

Table 1. The thickness of IMCs at different interfaces under thermal cycling.

The sections of solder–pad interface with different aging time were shown in Figure 8. It can be seen that there were no cracks and delamination at the interconnection interface within 49 days of aging. The IMC of the unaged sample solder–pad interface was scallop-shaped Cu<sub>6</sub>Sn<sub>5</sub>, which was generated by the liquid phase reaction between the molten SnPb solder and the pad during reflow soldering. In the subsequent aging process, the reaction Cu<sub>6</sub>Sn<sub>5</sub> + 9Cu = 5Cu<sub>3</sub>Sn occurred at the Cu<sub>6</sub>Sn<sub>5</sub>-Cu interface. The IMC thickness increased with the aging time. That was because the high temperature promoted atomic diffusion, and the growth of IMC was then dominated by atomic diffusion [25–29]. Cu<sub>6</sub>Sn<sub>5</sub> grains ripen with the prolongation of aging time, large grains swallowed up small grains, grains became coarse, the number of grains decreased, and the IMC gradually became layered type [30–34].



**Figure 8.** Cross-section SEM images of the solder–pad interface under the aging of (**a**) 0 day, (**b**) 4 days, (**c**) 16 days, (**d**) 25 days, (**e**) 36 days, (**f**) 49 days.

The relationship between IMCs thickness and aging time at the solder–pad interface is shown in Figure 9. The thickness of IMCs was proportional to the square root of aging time. The thickness of  $Cu_6Sn_5$  and  $Cu_3Sn$  at 150 °C met the following formulas:

$$h_{\rm Cu_6Sn_5} = 0.994t^{0.5} + 0.453,\tag{3}$$

$$h_{\rm Cu_2Sn} = 0.4t^{0.5} + 0.1,\tag{4}$$



Figure 9. Curve fitting of IMC growth at solder-pad interface.

Through curve fitting, where *h* is the thickness of IMC, *t* is the time of aging. It was verified that IMC growth was dominated by element diffusion during aging and followed Fick's diffusion law. The IMC thickness at any temperature and time could be calculated by this fitting formula combining with the diffusion activation energy and the Arrhenius formula to evaluate the reliability of the solder joints at HTS.

Kirkendall voids appeared at the Cu<sub>3</sub>Sn–Cu interface during aging. The atomic diffusion rate was higher than the temperature cycling, so Kirkendall voids were much more, but they did not gather to form cracks, which did not affect the reliability. Within 49 days of aging, there were no cracks, interface delamination, or other defects, and the eutectic phase of the solder was slightly coarsened with the aging time. The IMC at the solder–resistor interface was continuous layered (Cu, Ni)<sub>6</sub>Sn<sub>5</sub>, shown as Figure 10. At the beginning of aging process, the thickness of (Cu, Ni)<sub>6</sub>Sn<sub>5</sub> increased, the Ni layer at the side of chip resistor was continuously consumed, and the Ni layer had completely reacted after 16 days of aging. At this time, the thickness of (Cu, Ni)<sub>6</sub>Sn<sub>5</sub> did not increase significantly with the aging time, and the interface bonding was always tight, maintaining good reliability.



**Figure 10.** Cross-section SEM images of the solder–resistor interface under the aging of (**a**) 0 day, (**b**) 4 days, (**c**) 16 days, (**d**) 25 days, (**e**) 36 days, (**f**) 49 days.

#### 4. Conclusions

This work systematically studied the reliability of the new chip diamond resistor solder joints, proposed a method to optimize the shape of the solder joints through numerical simulation, and determined the optimal solder volume of 0.05 mm<sup>3</sup>, which was verified to

be accurate by experiments. This optimized solder joint could guide the welding process of new chip resistors and improve the thermal cycling reliability of devices. The micromorphology change, IMCs growth, and evolution law of the new chip resistor solder joints under different loads were determined through a series of reliability tests. During the temperature cycling, the growth of IMCs was relatively slow, while under 2A current, the IMC growth was slightly promoted. The IMC thickness difference between the two sides of the chip resistor solder joint was within 0.2  $\mu$ m, and IMCs grew faster during the aging process. The growth pattern of Cu<sub>6</sub>Sn<sub>5</sub> and Cu<sub>3</sub>Sn were obtained by curve fitting, and the growth rate of IMCs at different temperatures could be predicted combined with the Arrhenius equation to evaluate the reliability. The results showed that the optimized solder joints had excellent thermal cycling reliability, anti-electric migration reliability, and HTS reliability, which could not only guide the welding process of new diamond chip resistors, but also accumulate some reliability data for it.

**Supplementary Materials:** The following supporting information can be downloaded at: https://www. mdpi.com/article/10.3390/coatings13040748/s1, Figure S1: EDS results of IMCs; Table S1: material properties at 25 °C; Table S2: Anand's constants of SnPb solder.

**Author Contributions:** Methodology, W.W. and X.S.; validation, G.L. and J.F.; formal analysis, G.L.; investigation, W.W. and G.L.; writing—original draft preparation, G.L.; writing—review and editing, S.W. and Y.W.; supervision, Y.T.; project administration, W.W. and Y.T.; funding acquisition, Y.T. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was supported by Heilongjiang Touyan Innovation Team Program (Grant No. HITTY-20190013) and National Natural Science Foundation of China (Grant No. U2241223).

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

**Data Availability Statement:** The datasets used and/or analysis results obtained in the current study are available from the corresponding author upon request.

Conflicts of Interest: The authors declare no conflict of interest.

### References

- 1. Traglia, F.D.; Ciampalini, A.; Pezzo, G. Editorial: Synthetic aperture radar and natural hazards: Applications and outlooks. *Front. Earth Sci.* **2019**, *7*, 1–2. [CrossRef]
- Dinc, T.; Zihir, S.; Gurbuz, Y. CMOS SPDT T/R switch for X-band, on-chip radar applications. *Electron. Lett.* 2010, 46, 1382–1384. [CrossRef]
- 3. Yao, Y.; Long, X.; Keer, L.M. A review of recent research on the mechanical behavior of lead-free solders. *J. Phys. D Appl. Mech. Rev.* 2017, *69*, 040802. [CrossRef]
- Jiang, N.; Zhang, L.; Liu, Z.; Sun, L.; Long, W.; He, P.; Xiong, M.; Zhao, M. Reliability issues of lead-free solder joints in electronic devices. Sci. Technol. Adv. Mat. 2020, 20, 876–901. [CrossRef]
- 5. Donato, N.; Rouger, N.; Pernot, J.; Longobardi, G.; Udrea, F. Diamond power devices: State of the art, modelling, figures of merit and future perspective. *J. Phys. D Appl. Phys.* **2020**, *53*, 093001. [CrossRef]
- Yamasaki, S.; Makino, T.; Takeuchi, D.; Ogura, M.; Kato, H.; Matsumoto, T.; Iwasaki, T.; Hatano, M.; Suzuki, M.; Koizumi, S.; et al. Potential of diamond power devices. In Proceedings of the 2013 25th International Symposium on Power Semiconductor Devices and ICs, Kanazawa, Japan, 26 May 2013.
- 7. Bailly, M. Diamond RF (TM) resistives: The answer to high power and low capacitance. Microw. J. 2010, 53, 94.
- 8. Han, C.; Han, B. Board level reliability analysis of chip resistor assemblies under thermal cycling: A comparison study between SnPb and SnAgCu. *J. Mech. Sci. Technol.* **2014**, *28*, 879–886. [CrossRef]
- Seo, W.; Ko, Y.; Yoo, S. Void fraction of a Sn–Ag–Cu solder joint underneath a chip resistor and its effect on joint strength and thermomechanical reliability. J. Mater. Sci-Mater. El. 2019, 30, 15889–15896. [CrossRef]
- 10. Che, F.X.; Pang, J.L. Fatigue reliability analysis of Sn-Ag-Cu solder joints subject to thermal cycling. *IEEE T. Device Mat. Re.* 2013, 13, 36–49. [CrossRef]
- 11. Che, F.X.; Pang, J.L. Vibration reliability test and finite element analysis for flip chip solder joints. *Microelectron. Reliab.* **2009**, *49*, 754–760. [CrossRef]
- 12. Chen, Z.; Zhang, Z.; Dong, F.; Liu, S.; Liu, L. A Hybrid finite element modeling: Artificial neural network approach for predicting solder joint fatigue life in wafer-level chip scale packages. *J. Electron. Packag.* **2021**, *143*, 011001. [CrossRef]

- 13. Su, S.; Akkara, F.J.; Thaper, R.; Alkhazali, A.; Hamasha, M.; Hamasha, S. A state-of-the-art review of fatigue life prediction models for solder joint. *J. Electron. Packag.* **2019**, *141*, 040802. [CrossRef]
- 14. Lee, W.W.; Nguyen, L.T.; Selvaduray, G.S. Solder joint fatigue models: Review and applicability to chip scale packages. *Microelectron. Reliab.* 2000, 40, 231–244. [CrossRef]
- Wong, E.H.; Vandriel, W.D.; Dasgupta, A.; Pecht, M. Creep fatigue models of solder joints: A critical review. *Microelectron. Reliab.* 2016, 59, 1–12. [CrossRef]
- 16. Tu, P.; Chan, Y.; Hung, K.; Lai, J. Growth kinetics of intermetallic compounds in chip scale package solder joint. *Scr. Mater.* **2001**, 44, 317–323. [CrossRef]
- 17. Tian, Y.; Ren, N.; Jian, X.; Geng, T.; Wu, Y. Interfacial compounds characteristic and its reliability effects on SAC305 microjoints in flip chip assemblies. *J. Electron. Packag.* **2018**, *140*, 031007. [CrossRef]
- Xian, J.W.; Belyakov, S.A.; Ivier, M.; Nogita, K.; Yasuda, H.; Gourlay, C.M. Cu<sub>6</sub>Sn<sub>5</sub> crystal growth mechanisms during solidification of electronic interconnections. *Acta Mater.* 2017, *126*, 540–551. [CrossRef]
- 19. Hwang, C.; Lee, J.; Suganuma, K.; Mori, H. Interfacial microstructure between Sn-3Ag-xBi alloy and Cu substrate with or without electrolytic Ni plating. *J. Electron. Mater.* **2003**, *32*, 52–62. [CrossRef]
- Tu, K.N.; Lee, T.Y.; Jang, J.W.; Li, L.; Frear, D.R. Wetting reaction vs. solid-state aging of eutectic SnPb on Cu. *Appl. Phys.* 2001, *89*, 4843–4849. [CrossRef]
- Zeng, G.; Mcdonald, S.D.; Read, J.J.; Gu, Q.; Nogita, K. Kinetics of the polymorphic phase transformation of Cu<sub>6</sub>Sn<sub>5</sub>. *Acta Mater.* 2014, 69, 135–148. [CrossRef]
- Zeng, K.; Tu, K.N. Six Cases of Reliability Study of Pb-free Solder Joints in Electronic Packaging Technology. *Mater. Sci. Eng.* 2002, 38, 55–105. [CrossRef]
- Liu, B.; Tian, Y.; Qin, J.; An, R.; Zhang, R.; Wang, C. Degradation behaviors of micro ball grid array (mu BGA) solder joints under the coupled effects of electromigration and thermal stress. J. Mater. Sci.-Mater. El. 2016, 27, 11583–11592. [CrossRef]
- Bashir, M.N.; Butt, S.U.; Mansoor, M.A.; Khan, N.B.; Bashir, S.; Wong, Y.H.; Alamro, T.; Eldin, S.M.; Jameel, M. Role of crystallographic orientation of beta-Sn grain on electromigration failures in lead-free solder joint: An overview. *Coatings* 2022, 12, 1752. [CrossRef]
- Abdelhadi, O.; Ladani, L. IMC growth of Sn-3.5Ag/Cu system: Combined chemical reaction and diffusion mechanisms. J. Alloys Compd. 2012, 537, 87–99. [CrossRef]
- Wang, Y.; Peng, X.; Huang, J.; Ye, Z.; Yang, J.; Chen, S. Studies of Cu-Sn interdiffusion coefficients in Cu<sub>3</sub>Sn and Cu<sub>6</sub>Sn<sub>5</sub> based on the growth kinetics. *Scr. Mater.* 2021, 204, 114138. [CrossRef]
- 27. Ma, H.R.; Dong, C.; Priyanka, P.; Wang, Y.P.; Li, X.G.; Ma, H.T.; Chen, J. Continuous growth and coarsening mechanism of the orientation-preferred Cu<sub>6</sub>Sn<sub>5</sub> at Sn-3.0Ag/(001)Cu interface. *Mater. Charact.* **2020**, *166*, 110449. [CrossRef]
- Ma, H.R.; Kunwar, A.; Shang, S.Y.; Jiang, C.R.; Wang, Y.P.; Ma, H.T.; Zhao, N. Evolution behavior and growth kinetics of intermetallic compounds at Sn/Cu interface during multiple reflows. *Intermetallics* 2018, 96, 1–12. [CrossRef]
- Leineweber, A.; Wieser, C.; Hügel, W. Cu6Sn5 intermetallic: Reconciling composition and crystal structure. Scr. Mater. 2020, 183, 66–70. [CrossRef]
- He, H.; Liu, X.; Wang, Z.; Hu, Q.; An, N.; Zhu, J.; Zhang, F.; Wang, L. Microstructural evolution of the Sn-51Bi-0.9Sb-1.0Ag/Cu soldering interface during isothermal aging. J. Mater. Sci.-Mater. Electron. 2021, 32, 15003–15010. [CrossRef]
- Kunwar, A.; Shang, S.; Raback, P.; Wang, Y.; Givernaud, J.; Chen, J.; Ma, H.; Song, X.; Zhao, N. Heat and mass transfer effects of laser soldering on growth behavior of interfacial intermetallic compounds in Sn/Cu and Sn-3.5Ag0.5/Cu joints. *Microelectron. Reliab.* 2018, 80, 55–67. [CrossRef]
- 32. Mehreen, S.U.; Nogita, K.; Mcdonald, S.D.; Yasuda, H.; Stjohn, D.H. Peritectic phase formation kinetics of directionally solidifying Sn-Cu alloys within a broad growth rate regime. *Acta Mater.* **2021**, *220*, 117295. [CrossRef]
- Wang, K.; Gan, D.; Hsieh, K. The orientation relationships of the Cu3Sn/Cu interfaces and a discussion of the formation sequence of Cu<sub>3</sub>Sn and Cu<sub>6</sub>Sn<sub>5</sub>. *Thin Solid Film.* 2014, 562, 398–404. [CrossRef]
- Cong, S.; Zhang, W.; Zhang, H.; Liu, P.; Tan, X.; Wu, L.; An, R.; Tian, Y. Growth kinetics of (CuxNi1-x)(6)Sn-5 intermetallic compound at the interface of mixed Sn63Pb37/SAC305 BGA solder joints during thermal aging test. *Mater. Res. Express* 2021, *8*, 106301. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.