



# Improvements of Electrical Characteristics in Poly-Si Nanowires Thin-Film Transistors with External Connection of a BiFeO<sub>3</sub> Capacitor

Tsung-Kuei Kang <sup>1,\*</sup>, Yu-Yu Lin <sup>1</sup>, Han-Wen Liu <sup>2</sup>, Che-Li Lin <sup>1</sup>, Po-Jui Chang <sup>2</sup>, Ming-Cheng Kao <sup>3</sup> and Hone-Zern Chen <sup>3</sup>

- <sup>1</sup> Department of Electronic Engineering, Feng Chia University, Taichung 407, Taiwan; zjwy0507@gmail.com (Y.-Y.L.); jackyjoy551709@gmail.com (C.-L.L.)
- <sup>2</sup> Department of Electrical Engineering, National Chung Hsing University, Taichung 407, Taiwan; hwliu@dragon.nchu.edu.tw (H.-W.L.); z387253@gmail.com (P.-J.C.)
- <sup>3</sup> Department of Electrical Engineering, Hsiuping University of Science and Technology, Taichung 407, Taiwan; kmc@hust.edu.tw (M.-C.K.); hzc@hust.edu.tw (H.-Z.C.)
- \* Correspondence: kangtk@fcu.edu.tw; Tel.: +886-42-451-7250 (ext. 4958)

**Abstract:** By a sol–gel method, a BiFeO<sub>3</sub> (BFO) capacitor is fabricated and connected with the control thin film transistor (TFT). Compared with a control thin-film transistor, the proposed BFO TFT achieves 56% drive current enhancement and 7–28% subthreshold swing (SS) reduction. Moreover, the effect of the proposed BiFeO<sub>3</sub> capacitor on I<sub>DS</sub>-V<sub>GS</sub> hysteresis in the BFO TFT is 0.1–0.2 V. Because  $dV_{int}/dV_{GS} > 1$  is obtained at a wide range of V<sub>GS</sub>, it reveals that the incomplete dipole flipping is a major mechanism to obtain improved SS and a small hysteresis effect in the BFO TFT. Experimental results indicate that sol-gel BFO TFT is a potential candidate for digital application.

**Keywords:** BiFeO<sub>3</sub> capacitor; sol–gel method; drive current; hysteresis; subthreshold swing; incomplete dipole flipping

## 1. Introduction

Recently, negative capacitance (NC) transistors have been widely studied, because they are considered to be one of the most promising candidates for low power applications. The NC transistor is first proposed by Salahuddin and Datta. In NC transistors, an embedded ferroelectric film in the gate stack plays a role of voltage amplification [1]. Many studies have been demonstrated transistor integrated with various ferroelectrics, such as HfZrOx [2–7], PbZrTiO<sub>3</sub> [8,9], PVDF [10,11], and BiFeO<sub>3</sub> (BFO) [12]. NC transistors are expected to be applied for logic switching, which requires hysteresis-free characteristics. Generally, the phenomena of clockwise hysteresis show their NC effect. Some studies reveal that a complete dipole flipping in ferroelectric can obtain a large hysteresis, but an incomplete dipole flipping in ferroelectric can obtain a small hysteresis [13–15]. BFO is a single phase multiferroic material with a rhombohedrally distorted perovskite with polar space group R3c at room temperature [16]. Although BFO is a very good ferroelectric material, it is still not widely used in negative capacitance transistors. In reference [12], although BFO negative capacitance transistors can achieve a very low subthreshold swing (SS) from 8.5 to 50 mV/decade, the effect of BFO capacitor on the hysteresis is about 4–5 V. Therefore, as far as digital applications are concerned, more studies are needed for BFO negative capacitance transistors. In this paper, BFO thin film on Pt will be fabricated by a low-cost sol-gel method [17] and the Poly-Si nanowire junctionless thin film transistor (TFT) externally connected to the BFO capacitor will be investigated. Interestingly, our results reveal that the incomplete dipole flipping in the BFO capacitor plays a major role to obtain a small hysteresis effect in the proposed BFO TFT device.



**Citation:** Kang, T.-K.; Lin, Y.-Y.; Liu, H.-W.; Lin, C.-L.; Chang, P.-J.; Kao, M.-C.; Chen, H.-Z. Improvements of Electrical Characteristics in Poly-Si Nanowires Thin-Film Transistors with External Connection of a BiFeO<sub>3</sub> Capacitor. *Membranes* **2021**, *11*, 758. https:// doi.org/10.3390/membranes11100758

Academic Editor: Francesco Lufrano

Received: 6 September 2021 Accepted: 29 September 2021 Published: 30 September 2021

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

### 2. Devices Fabrication

A 100-nm-thick in-situ phosphorus-doped (N<sup>+</sup>) Poly-Si was deposited on oxidized silicon wafer by low-pressure chemical vapor deposition (LPCVD). The 100-nm-thick Poly-Si was then patterned, using partial etching to form one 50-nm-thick Poly-Si strip, as shown in Figure 1a. Then, a 20-nm-thick  $Si_3N_4$  film was deposited by LPCVD, as shown in Figure 1b. Next, a 15-nm-thick N+ Poly-Si was deposited by LPCVD at 560 °C and then annealed at 600 °C for 10 hours, which recrystallized it into Poly-Si through solid-phase crystallization. Then, using standard I-line lithography, the photoresists on the source/drain (S/D) pads were patterned to overlap on the two edges of the raised strip. After that, a plasma etcher was used to remove the N<sup>+</sup> Poly-Si, while the spacer Si channels were formed on the sidewall of each L-type Si<sub>3</sub>N<sub>4</sub> film, in situ, and naturally connected to the S/D pads, as shown in Figure 1c. Next, S/D-pad photoresists were removed and 5-nm-thick atomic layer deposition (ALD). Al<sub>2</sub>O<sub>3</sub> and 100-nm-thick TiN were deposited by sputtering system as the gate oxide and the gate electrode, as shown in Figure 1d. The schematic cross-sectional channel and its TEM image were shown in Figure 1e,f. In this paper, the main purpose is to study the influence of  $BiFeO_3$  (BFO) capacitor on the characteristics of transistors. Therefore, the process of control transistors used in the paper is not optimized.



**Figure 1.** Key fabrication steps for the control TFT and BFO capacitor. (a)  $N^+$  Poly-Si layer deposition and strip patterning, (b) Si<sub>3</sub>N<sub>4</sub> deposition, (c)  $N^+$  Poly-Si layer deposition,  $N^+$  Poly-Si NW channels and source/drain were Figure 2. (d) O<sub>3</sub> gate oxide and TiN deposition, then gate patterning, (e) the cross-sectional transistor with TiN gate, (f) the cross-sectional TEM image, where the red line indicates the Si channel. Its peripheries are 9.4 nm, 24 nm, and 35 nm, respectively. Due to 5-nm-thick Al<sub>2</sub>O<sub>3</sub>, the effective width (Weff)/channel of TiN gate is about 30nm in control TFT. (g) Schematic diagram of BFO capacitor. (h) A wire is connected to the BFO capacitor and a control transistor where it can be measured.



**Figure 2.** (**a**) SEM image of BFO film annealed at 550 °C. (**b**) XRD pattern of BFO film annealed at 550 °C.

For BiFeO<sub>3</sub> capacitors, BFO thin film was fabricated on Pt/Ti/SiO<sub>2</sub>/Si by a sol–gel method. Bismuth (III) acetate [Bi(OOCCH<sub>3</sub>)<sub>3</sub>] and Iron(III) 2,4-pentanedionate [C<sub>15</sub>H<sub>21</sub>FeO<sub>6</sub>] were used as raw materials. These starting materials were first dissolved in propionic acid and 2-methoxyethanol with Bi excess 5%. The solution was then stirred at 80 °C for 4h to obtain a uniform sol solution, and was subsequently coated in Pt/Ti/SiO<sub>2</sub>/Si substrate with 2500 rpm for 30 s and dried at 300 °C for 2 min. This step was repeated 10 times to obtain the final BFO films (~300 nm). The BFO film was annealed at 550 °C for 30s and called 550-BFO. Finally, Al were deposited by sputtering as with the top gate, as shown in Figure 1g. A wire was connected to the 550-BFO capacitor and control TFT, as shown in Figure 1h. All upper electrodes were circular, and a BFO capacitor with a radius of 170 µm was used in the study of the NC effect in the resistive–capacitive (RC) circuit, and the BFO capacitor with a radius of 28um was connected in series with the control transistor. The size of the control TFT is Weff = 30 nm × 2/L = 5 µm in the proposed 550-BFO TFT.

#### 3. Results and Discussion

For BFO film, the grain structure of the film was detected using a scanning electron microscope (SEM), as shown in Figure 2a. The 550-BFO film shows relatively obvious grains. It reveals that the BFO film annealed at 550 °C is well crystallized. XRD patterns of the BFO film annealed at 550 °C is shown in Figure 2b and the (012), (110), (104), (024), (122), (300), and (214) diffraction peaks can be observed. The XRD peaks are quite similar to those of standard diffraction patterns of pure BFO on the joint committee on powder diffraction standards (JCPDS #71-2494) card. This indicates the formation of pure BFO

phase, good crystallization, and rhombohedrally-distorted perovskite crystal structure with space group R3c [18]. According to the previous study, it reveals that the proposed 550-BFO film has good ferroelectric properties [18].

To study the NC effect, we created an RC circuit diagram of the experimental setup where the 550-BFO capacitor is connected in series with an external resistor Rs = 500  $\Omega$ , as shown in Figure 3a. An AC voltage pulse sequence of Vs:  $-5V \rightarrow +5V \rightarrow -5V$  was applied as input and the voltage (V<sub>F</sub>) across the BFO capacitor was recorded by an oscilloscope. Figure 3b shows the transient response of V<sub>F</sub> from -5V to +5V and from +5V to -5V for the 550-BFO capacitor. In Figure 3b, the spike behavior can be understood in the following sequence: initial rise, initial ferroelectric response, and final ferroelectric response. According to reference [12], the NC time is defined the elapsed time from the highest value (or lowest value) to the lowest value (or highest value) of V<sub>F</sub> in "initial ferroelectric response" and a longer NC time shows a longer charge compensation time after domain switching. Obviously, for the positive domain switching, the NC time is 0.160 µs and 0.136 µs for the negative domain switching. Therefore, whether with forward- or reverse sweeping, it is expected that the characteristics of 550-BFO TFT will be improved over the control TFT.



**Figure 3.** (a) Schematic diagram of experimental setup where the BFO capacitor is connected in series with a resistor (RC circuit). The pulse time is 25  $\mu$ s. In the zoom, the solid line represents the input Vs signal and the dotted line represents the output voltage of the BFO capacitor. (b) Transient response of V<sub>F</sub> for BFO capacitor. The NC time is 0.160  $\mu$ s from -5 V to 5 V and 0.136  $\mu$ s from 5 V to -5 V.

The I<sub>DS</sub>-V<sub>GS</sub> transfer characteristics at V<sub>DS</sub> of 0.1 V and 2 V for control TFT and 550-BFO TFT are shown in Figure 4b, respectively. The V<sub>TH</sub> is defined as the gate voltage that is required to obtain a normalized drain current of I<sub>DS</sub> =  $(W_{eff}/L) \times 10^{-8}$  A. For 550-BFO TFT, the hysteresis from 0.59 V to 0.45 V at V<sub>DS</sub> of 0.1 V is observed, as shown in Figure 4a. At V<sub>DS</sub> of 2 V, the hysteresis from 0.6 V to 0.4 V is observed, as shown in Figure 4b. From the hysteresis curves, the effect of the 550-BFO capacitor on hysteresis is about 0.14 V and 0.2 V at 0.1 V and V<sub>DS</sub> of 2 V, respectively. For 550-BFO TFT, no matter at V<sub>DS</sub> of 0.1 V or 2 V, the ON current (I<sub>ON</sub>) at V<sub>GS</sub> of 3 V shows 56% enhancement over control TFT.



**Figure 4.** (a)  $I_{DS}$ - $V_{GS}$  transfer characteristics at  $V_{DS}$  of 0.1 V for control TFT (L = 5  $\mu$ m, Weff = 60 nm) and 550-BFO TFT. (b)  $I_{DS}$ - $V_{GS}$  transfer characteristics at  $V_{DS}$  of 2 V for control TFT and 550-BFO TFT.

Figure 5a,b shows the point SS versus  $I_{DS}$  curves for control TFT and 550-BFO TFT. Compared with control TFT, no matter forward sweeping or reverse sweeping, 550-BFO TFT show improved SS characteristics at  $V_{DS}$  of 0.1 V or 2 V over control TFT. In the  $I_{DS}$  range of  $1 \times 10^{-8}$  to  $1 \times 10^{-11}$  A, the average SS value is reduced by 28% for forward sweeping and 7% for reverse sweeping. The SS data is consistent with the trend of NC time of positive and negative domain switching. Based on the assumption that the  $I_{DS}$  of 550-BFO TFT is the same as the control TFT, the extracted  $V_{int}$ - $V_{GS}$  curve at  $V_{DS}$  of 0.1V can be obtained [15].  $dV_{int}/dV_{GS}$  versus  $V_{GS}$  can be calculated, as shown in Figure 5c. It is found that  $dV_{int}/dV_{GS} > 1$  is obtained at a wide range of  $V_{GS}$ , leading to the improved SS over control TFT in the whole measuring range of  $I_{DS}$  in 550-BFO TFT. The previous study reported that the mechanism underlying near  $I_{DS}$ - $V_{GS}$  hysteresis-free transistor is

incomplete dipoles flipping, rather than complete dipoles switching in the transistor with a large  $I_{DS}$ - $V_{GS}$  hysteresis [15]. Therefore, the incomplete dipole flipping plays a major role to obtain improved SS and a small hysteresis effect in the proposed 550-BFO TFT. According to the data and discussion mentioned above, it reveals that sol-gel BFO TFT is a potential candidate for digital application.



**Figure 5.** Point SS versus  $I_{DS}$  curves for (**a**) control TFT (L = 5  $\mu$ m, Weff = 60 nm) and 550-BFO TFT at  $V_{DS}$  of 0.1 V and (**b**) at  $V_{DS}$  of 2 V. (**c**) Extracted Vint and dVint/dV<sub>GS</sub> versus  $V_{GS}$  at  $V_{DS}$  of 0.1 V. The position of  $V_{GS}$  and  $V_{int}$  are marked in Figure 1h.

## 4. Conclusions

The proposed BFO TFT shows improved characteristics of  $I_{ON}$  increased by 56% and SS reduced by 7–28%, because the sol gel BFO film show good crystallization, ferroelectric property, and a long enough NC time. Based on the extracted  $V_{int}$ - $V_{GS}$  curve,  $dV_{int}/dV_{GS} > 1$  is obtained at a wide range of  $V_{GS}$ . Obviously, the incomplete dipole flipping plays a major role in the proposed BFO TFT. Therefore, the effect of the proposed BFO capacitor on  $I_{DS}$ - $V_{GS}$  hysteresis in the BFO TFT is small. It reveals that the proposed BFO TFT is a potential candidate for digital application.

Author Contributions: Conceptualization, T.-K.K.; formal analysis, T.-K.K., Y.-Y.L., C.-L.L. and P.-J.C.; methodology, T.-K.K., M.-C.K. and H.-Z.C.; resources, T.-K.K., M.-C.K. and H.-Z.C.; writing—original draft, T.-K.K. and H.-W.L.; writing—review and editing, T.-K.K., H.-W.L. and M.-C.K. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by the Ministry of Science and Technology of Taiwan (grant MOST no. MOST.108-2221-E-035-040).

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

Data Availability Statement: Not applicable.

**Conflicts of Interest:** The authors declare no conflict of interest.

#### References

- Salahuddin, S.; Datta, S. Use of negative capacitance to provide voltage amplification for low power nanoscale devices. *Nano Lett.* 2008, *8*, 405–410. [CrossRef] [PubMed]
- Li, K.S.; Chen, P.G.; Lai, T.Y.; Lin, C.H.; Cheng, C.C.; Chen, C.C.; Wei, Y.J.; Hou, Y.F.; Liao, M.H.; Lee, M.H.; et al. Sub-60mV-swing negative-capacitance FinFET without hysteresis. In Proceedings of the 2015 IEEE International Electron Devices Meeting (IEDM), Washington, DC, USA, 7–9 December 2015; pp. 620–623.
- Lee, M.H.; Wei, Y.-T.; Chu, K.-Y.; Huang, J.-J.; Chen, C.-W.; Cheng, C.-C.; Chen, M.-J.; Lee, H.-Y.; Chen, Y.-S.; Lee, L.-H.; et al. Steep slope and near non-hysteresis of FETs with antiferroelectric-like HfZrO for low-power electronics. *IEEE Electron Device Lett.* 2015, 36, 294–296. [CrossRef]
- Cheng, C.H.; Chin, A. Low-voltage steep turn-on pMOSFET using ferroelectric high-κ gate dielectric. *IEEE Electron Device Lett.* 2014, 35, 274–276. [CrossRef]
- Lee, M.H.; Chen, P.-G.; Liu, C.; Chu, K.-Y.; Cheng, C.-C.; Xie, M.-J.; Liu, S.-N.; Lee, J.-W.; Huang, S.-J.; Liao, M.-H.; et al. Prospects for ferroelectric HfZrOx FETs with experimentally CET = 0.98 nm, SSfor = 42mV/dec, SSrev =28mV/dec, switch-OFF <0.2V, and hysteresis-free strategies. In Proceedings of the 2015 IEEE International Electron Devices Meeting (IEDM), Washington, DC, USA, 7–9 December 2015; pp. 616–619.
- Zhou, J.; Han, G.; Li, Q.; Peng, Y.; Lu, X.; Zhang, C.; Zhang, J.; Sun, Q.-Q.; Zhang, D.W.; Hao, Y. Ferroelectric HfZrOx Ge and GeSn pMOSFETs with sub-60 mV/decade subthreshold swing, negligible hysteresis, and improved I<sub>DS</sub>. In Proceedings of the 2016 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 3–7 December 2016; pp. 310–313.
- Zhou, J.; Han, G.; Peng, Y.; Liu, Y.; Zhang, J.; Sun, Q.-Q.; Zhang, D.W.; Hao, Y. Ferroelectric negative capacitance GeSn PFETs with sub-20 mV/decade subthreshold swing. *IEEE Electron Device Lett.* 2017, *38*, 1157–1160. [CrossRef]
- Dasgupta, S.; Rajashekhar, A.; Majumdar, K.; Agrawal, N.; Razavieh, A.; Trolier-Mckinstry, S.; Datta, S. Sub-kT/q switching in strong inversion in PbZr<sub>0.52</sub>Ti<sub>0.48</sub>O<sub>3</sub> gated negative capacitance FETs. *IEEE J. Explor. Solid-State Comput. Devices Circuits* 2015, 1, 43–48. [CrossRef]
- 9. Bakaul, S.R.; Serrao, C.R.; Lee, M.; Yeung, C.W.; Sarker, A.; Hsu, S.-L.; Yadav, A.; Dedon, L.; You, L.; Khan, A.I.; et al. Single crystal functional oxides on silicon. *Nat. Commun.* **2016**, *7*, 10547. [CrossRef] [PubMed]
- Rusu, A.; Salvatore, G.A.; Jiménez, D.; Ionescu, A.M. Metal ferroelectric-meta-oxide-semiconductor field effect transistor with sub-60mV/decade subthreshold swing and internal voltage amplification. In Proceedings of the 2010 International Electron Devices Meeting, San Francisco, CA, USA, 6–8 December 2010; pp. 395–398.
- 11. Jo, J.; Shin, C. Negative capacitance field effect transistor with hysteresis-free sub-60-mV/decade switching. *IEEE Electron Device Lett.* **2016**, *37*, 245–248. [CrossRef]
- Khan, A.I.; Chatterjee, K.; Duarte, J.P.; Lu, Z.; Sachid, A.; Khandelwal, S.; Ramesh, R.; Hu, C.; Salahuddin, S. Negative capacitance in short-channel FinFETs externally connected to an epitaxial ferroelectric capacitor. *IEEE Electron Device Lett.* 2016, 37, 111–114. [CrossRef]
- Jia, C.-L.; Urban, K.W.; Alexe, M.; Hesse, D.; Vrejoiu, I. Direct observation of continuous electric dipole rotation in flux-closure domains in ferroelectric Pb(Zr,Ti)O<sub>3</sub>. *Science* 2011, 331, 1420–1433. [CrossRef] [PubMed]

- 14. Naumov, I.; Bratkovsky, A.M. Unusual polarization patterns in flat epitaxial ferroelectric nanoparticles. *Phys. Rev. Lett.* 2008, 10, 107601. [CrossRef] [PubMed]
- 15. Zhou, J.; Han, G.; Xu, N.; Li, J.; Peng, Y.; Liu, Y.; Zhang, J.; Sun, Q.Q.; Zhang, D.W.; Hao, Y. Incomplete Dipole Flipping Produced Near Hystersis-Free Negative Capacitance Transistor. *IEEE Electron Device Lett.* **2019**, *40*, 329–332. [CrossRef]
- 16. Quan, Z.C.; Hu, H.; Xu, S.; Liu, W.; Fang, G.; Li, M.; Zhao, X. Surface chemical bonding states and ferroelectricity of Ce-doped BiFeO<sub>3</sub> thin films prepared by sol-gel process. *J. Sol-Gel Sci. Technol.* **2008**, *48*, 261–266. [CrossRef]
- 17. Wang, D.; Wang, M.; Liu, F.; Cui, Y.; Zhao, Q.; Sun, H.; Jin, H.; Cao, M. Sol-gel synthesis of Nd-doped BiFeO<sub>3</sub> multiferroic and its characterization. *Ceram. Int.* **2015**, *41*, 8768–8772. [CrossRef]
- Anjum, T.A.; Naveed-Ul-Haq, M.; Hussain, S.; Rafique, M. Analyses of structure, electronic and multiferroic properties of Bi<sub>1-x</sub>Nd<sub>x</sub>FeO<sub>3</sub> (x = 0, 0.05, 0.10, 0.15, 0.20, 0.25) system. J. Alloy. Compd. 2020, 820, 153095. [CrossRef]