

Article



## Improved Direct Deadbeat Voltage Control with an Actively Damped Inductor-Capacitor Plant Model in an Islanded AC Microgrid

## Jaehong Kim<sup>1</sup>, Jitae Hong<sup>2</sup> and Hongju Kim<sup>2,\*</sup>

- <sup>1</sup> Department of Electrical Engineering, Chosun University, 309, Pilmun-daero, Dong-gu, Gwangju 61452, Korea; jaehong77@gmail.com
- <sup>2</sup> Precision Control Research Center, Korea Electrotechnology Research Institute (KERI), 12,
- Bulmosan-ro 10beon-gil, Seongsan-gu, Changwon-si, Gyeongsangnam-do 51543, Korea; hjt611@keri.re.kr \* Correspondence: hjkim@keri.re.kr; Tel.: +82-10-4138-0597

### Academic Editor: Chunhua Liu

Received: 7 October 2016; Accepted: 14 November 2016; Published: 22 November 2016

**Abstract:** A direct deadbeat voltage control design method for inverter-based microgrid applications is proposed in this paper. When the inductor-capacitor (LC) filter output voltage is directly controlled using voltage source inverters (VSIs), the plant dynamics exhibit second-order resonant characteristics with a load current disturbance. To effectively damp the resonance caused by the output LC filter, an active damping strategy that does not cause additional energy loss is utilized. The proposed direct deadbeat voltage control law is devised from a detailed, actively damped LC plant model. The proposed deadbeat control method enhances voltage control performance owing to its better disturbance rejection capability than the conventional deadbeat or proportional-integral-based control methods. The most important advantage of the proposed deadbeat control method is that it makes the deadbeat control more robust by bringing discrete closed-loop poles closer to the origin. Simulation and experimental results are shown to verify the enhanced voltage control performance and stability of the proposed voltage control method.

**Keywords:** distributed generators (DGs); deadbeat control; inverters; microgrid; uninterruptible power supply (UPS)

### 1. Introduction

Due to an increased global interest in renewable energy systems and environmental concerns, distributed generators (DGs) are being installed increasingly. The high penetration level of distributed energy resources (DERs) in electric power systems has led to a change in the requirements for ancillary services in local DGs such as islanded operation, interconnection control to the grid, and fault management functions [1–6].

Islanded operation is essential for inverter-based DGs in microgrid or uninterruptible power supply (UPS) applications. It requires a local voltage and frequency control function for local DGs, which simple grid-tied inverters do not have [3,7,8]. Moreover, there is a well-known limitation on voltage distortion in islanded DGs and UPS loads, and this has stimulated the development of a variety of different control schemes [1,2,9,10]. To improve voltage control performance, several high-performance feedback control schemes have been introduced, such as sliding mode control, robust control, model predictive control (MPC), and deadbeat control. A sliding-mode control of single-phase UPS inverters which utilizes a time-varying slope in the sliding surface function was introduced in [11]. Modern robust control theory based approaches such as  $H_{\infty}$  control and  $\mu$  synthesis can systematically handle the possible uncertainties in islanded DG systems [12,13]. Thus, these

methods can provide good tradeoffs between performance and stability margin. MPC-based methods do not use general modulation mothods to approximate inverter voltages to the desired control input [14,15]. Instead, they use a system model to predict and a cost function to select the switching state in every sample step. This control strategy is simple but it requires a very high sampling rate.

Deadbeat control is one of the most attractive approaches for discrete-time control because it can eliminate errors within a finite number of sampling steps, thus providing the fastest dynamic response in digital implementations. Therefore, deadbeat control schemes have been applied to inverter controls for a sinusoidal output voltage [5,16–20]. The first designs of the deadbeat control were published around 40 years ago but the research is still active. Deadbeat control has been adopted to power electronic based UPS systems after the late 1980s. It was first implemented in a single-phase UPS in [16] and a cyclic load disturbance was considered in [17]. A deadbeat control design method in the synchronous dq frame for three-phase inverters was introduced in [18] and it was utilized in the space vector modulation (SVM) technique in [19]. In [10], deadbeat control performance was improved with a cooperative disturbance observer. The disturbance observer was devised to eliminate the effect of unpredictable disturbance and model errors. A deadbeat UPS control method with a one-step-ahead predictor was introduced in [5]. The predictor compensates one sample step delay caused by the digital processor and thus prevents output oscillations caused by the delay. All the previous deadbeat control laws have derived from the ideal inductor-capacitor (LC) filter model without damping term. Therefore, the resultant stability margin is very small and model error always exists.

Deadbeat control has some drawbacks. First, it is highly sensitive to model parameters and measurement noise, which result in oscillatory output and steady-state offset. To reduce this sensitivity, additional control blocks such as a disturbance observer has been adopted [10,21]. In these approaches, the design of the observer plays an important role in reducing the sensitivity of deadbeat control and increasing the stability margin [5]. However, time-varying disturbances are not handled well by the disturbance estimator. If the disturbance estimator is made fast, performance is increased at the cost of robustness, and the stability limit drops to (typically) 75% parameter error [22].

The second problem is that deadbeat control is sensitive to inverter computational delay. A digital control loop in a periodic interrupt-driven digital system has a delay of two sampling steps. There is one sampling step for analog-to-digital (A/D) conversion of the feedback signal and another for inverter pulse-width-modulation (PWM) outputs. The delay is manifested by a computational delay and should be compensated; otherwise, oscillations appear [22]. This delay can be compensated using a famous and simple prediction algorithm called the Smith predictor [23].

In practical implementations of deadbeat control schemes, the model cannot be perfectly matched. A small mismatch causes pole-zero cancelations of the LC filter-induced poles and deadbeat controller-induced zeros to be impractical. LC resonance then appears in the controlled output. Therefore, LC resonance should be suppressed in a different way. The virtual impedance concept, also called the active damping approach, was introduced in [4,24,25]. This emulated impedance does not induce additional energy loss. The virtual impedance is realized by modifying the PWM reference signals directly, similar to the inner control loop of a multi-loop voltage control scheme [4]. It adds a controllable variable that improves the stability of local voltage control by damping the LC resonance, thus resulting in better power quality in an inverter-based islanded local power system.

To reduce sensitivity to model error and unpredictable disturbances, a direct deadbeat voltage control design method based on an actively damped plant model is devised in this paper. The LC filter model was derived from practical consideration of parasitic impedances such as on-state resistance of the insulated gate bipolar transistor (IGBT), winding resistance of the filter inductor, and equivalent series resistance (ESR) of the filter capacitor. Based on the analysis, a detailed actively damped LC filter model with a virtual damper is built in Section 2. The deadbeat control law is derived from the actively damped LC filter model, and the effect of the virtual damper on deadbeat voltage control is studied in Section 3. The proposed deadbeat voltage control is validated through experimental results in Section 4.

#### 2. Actively Damped Inductor-Capacitor Plant Model

An inverter-based DG system is shown in Figure 1.  $L_f$  is the filter inductance,  $C_f$  is the filter capacitance,  $Z_L$  is the load impedance, and  $Z_g$  is the transmission line impedance. The local DG inverter is connected to the local power bus via an LC output filter. The local load is primarily fed by the local DG unit, and the utility grid is a backup power supply in normal operation. The grid switch is normally open. When the local power demand exceeds the generation capacity of the local DG, the grid switch is closed to enable power supply from the grid. However, when the total amount of local power generation consistently exceeds the local power demand, the grid switch is also closed to supply power from the local DG to the grid.



**Figure 1.** Circuit configuration for single-phase distributed generation system. and AC: alternating current; DG: distributed generator; DER distributed energy resource; PWM: pulse-width-modulation.

At the output stage of the single-phase DG unit in Figure 1, inverter output voltage  $v_i$  and load current  $i_0$  are considered as the actuating and disturbance inputs of the LC plant, respectively, and the LC filter output voltage  $v_0$  is the system output to be controlled in islanded operation of the local DG. The plant dynamics between  $v_i$  and  $v_0$  are presented in the form of a second-order resonant tank. However, in practice, the resonance characteristic is alleviated in the LC filter output because of small parasitic impedances of the inverter and the real LC filter circuit. The equivalent circuit of the practical LC filter is shown in Figure 2a.  $r_L$  is the sum of the equivalent resistances in IGBTs, connectors, and inductor windings, which is generally less than 0.5  $\Omega$ .  $r_c$  is the ESR of the capacitor and connectors, which generally is approximately 0.4  $\Omega$  for electrolytic AC capacitors. The practical LC filter model is then:

$$\begin{bmatrix} \frac{di_i(t)}{dt} \\ \frac{dv_c(t)}{dt} \end{bmatrix} = \begin{bmatrix} -\frac{(r_L + r_c)}{L_f} & -\frac{1}{L_f} \\ \frac{1}{C_f} & 0 \end{bmatrix} \begin{bmatrix} i_i(t) \\ v_c(t) \end{bmatrix} + \begin{bmatrix} \frac{1}{L_f} \\ 0 \end{bmatrix} v_i(t) + \begin{bmatrix} \frac{r_c}{L_f} \\ -\frac{1}{C_f} \end{bmatrix} i_o(t),$$
(1)

and:

$$v_o(t) = \begin{bmatrix} r_c & 1 \end{bmatrix} \begin{bmatrix} i_i(t) \\ v_c(t) \end{bmatrix} + 0 \cdot v_i(t) - r_c \cdot i_o(t),$$
(2)

where  $v_c$  is the voltage drop across the ideal filter capacitor. Note from Equation (1) that two small parasitic resistances,  $r_L$  and  $r_c$ , effectively induce the damping term in the LC filter dynamics and thus cause the resonance peak in a practical LC filter response to be finite.





**Figure 2.** Active damping control with capacitor current feedback: (**a**) circuit diagram and (**b**) equivalent control block diagram. VSI: voltage source inverter.

#### Active Damping Control with Capacitor Current Feedback

Undesirable LC resonance increases the difficulty of linear control design for the LC filter output voltage. The maximum feasible value of the integral gain in a conventional proportional-integral (PI) type controller for stable operation is limited by the LC resonance and is usually small because the closed-loop poles are located near the imaginary axis, and the integral gain pushes them to the right side of the complex s-plane [24]. Moreover, the resonance frequency is too high to eliminate the resonance using direct voltage control action because the resonance frequency is normally very close to the voltage control bandwidth. A double-loop voltage control method composed of an inner current and outer voltage control loop is widely used to avoid second-order resonance [1,2,8,18,26]. However, in this case, the voltage control bandwidth is limited to prevent control coupling between two cascade controls; thus, voltage control performance is degraded [27].

To control the LC filter output voltage directly, the second-order resonance should be damped properly before control design [24]. To increase the damping term in (1) without additional energy loss, an effective resistance emulation method, so-called active damping control, was introduced in [24,25,28–30]. Figure 2a shows the resonance damping method utilizing capacitor current feedback. The capacitor current is calculated from the measured inverter current,  $i_i$  and the load current,  $i_o$ ; then the virtual resistance,  $r_d$ , is multiplied by the calculated capacitor current to emulate the virtual voltage drop in  $r_d$ . The corresponding equivalent block diagram for an actively damped LC plant is shown in Figure 2b.

By referring to Figure 2b, Equation (1) is changed to:

$$\frac{d}{dt} \begin{bmatrix} i_i(t) \\ v_c(t) \end{bmatrix} = \begin{bmatrix} -\frac{(r_L + r_c + r_d)}{L_f} & -\frac{1}{L_f} \\ \frac{1}{C_f} & 0 \end{bmatrix} \begin{bmatrix} i_i(t) \\ v_c(t) \end{bmatrix} + \begin{bmatrix} \frac{1}{L_f} \\ 0 \end{bmatrix} v_i(t) + \begin{bmatrix} \frac{(r_c + r_d)}{L_f} \\ -\frac{1}{C_f} \end{bmatrix} i_o(t), \quad (3)$$

and the Laplace transform of Equations (2) and (3) yields:

$$v_o(s) = \frac{r_c C_f s + 1}{L_f C_f s^2 + (r_c + r_L + r_d) C_f s + 1} v_i(s) + \frac{r_c L_f C_f s^2 + (r_c r_L C_f + L_f) s + r_L}{L_f C_f s^2 + (r_c + r_L + r_d) C_f s + 1} i_o(s),$$
(4)

where *s* denotes the Laplace operator. The virtual damper,  $r_d$ , effectively increases the damping term in Equation (4). The corresponding frequency domain plots are shown in Figure 3.



**Figure 3.** Bode diagram when  $r_d = 0, 1, 2, 3, 4$ , and 5  $\Omega$ . ( $C_f = 50 \mu$ F,  $L_f = 1 \text{ mH}$ ,  $r_L = 0.3 \Omega$ ,  $r_c = 0.4 \Omega$ ) (a) input response and (b) disturbance response.

As  $r_d$  increases, the resonance peak is reduced in the magnitude responses for both the input,  $v_i$ , and the disturbance,  $i_o$ . However, in the phase response, the phase delay for  $v_i$  near the operating frequency (314 rad/s) increases as  $r_d$  increases, whereas the phase lead for  $i_o$  is reduced. Thus,

in practice, the maximum value of  $r_d$  is limited by the bandwidth of the LC filter. By letting  $s = j\omega$ , the bandwidth of Equation (4) is calculated approximately as:

$$BW\left(G_{p} = \frac{v_{o}}{v_{i}}\right) = \arg_{\omega}\left(\left|G_{p}(j\omega)\right| = \frac{1}{\sqrt{2}}\right)$$
$$= \arg_{\omega}\left(\left|\frac{\frac{1}{L_{f}C_{f}} + j\frac{r_{c}}{L_{f}}\omega}{\frac{1}{L_{f}C_{f}} - \omega^{2} + j\frac{(r_{c}+r_{L}+r_{d})}{L_{f}}\omega}\right| = \frac{1}{\sqrt{2}}\right)$$
$$\approx \omega_{n}\left[(1 - 2\zeta^{2}) + \sqrt{4\zeta^{4} - 4\zeta^{2} + 2}\right]^{1/2},$$
(5)

where:

$$\zeta = -rac{(r_c + r_L + r_d)}{2} \sqrt{rac{C_f}{L_f}}, \qquad ext{ and } \qquad \omega_n = rac{1}{\sqrt{L_f C_f}}.$$

Note from Equation (5) that the bandwidth for voltage transfer in an LC filter is significantly reduced when the virtual damper  $r_d$  is too large. The magnitude of change in the plant bandwidth with a small  $r_d$  of less than four ohms reduces the plant bandwidth to below 20%, as shown in Table 1. Slight bandwidth reduction in the plant dynamics is inevitable if a virtual damper is utilized. Therefore, high-performance, fast voltage control is needed to effectively compensate for the phase lag caused by the controlled plant.

**Table 1.** Percent change in bandwidth with respect to  $r_d$ .

| Parameters | $r_d(\Omega)$ | Δ BW (%) | $r_d(\Omega)$ | Δ BW (%) |
|------------|---------------|----------|---------------|----------|
|            | 1             | 2        | 5             | 29       |
| Values     | 2             | 6        | 6             | 39       |
|            | 3             | 12       | 7             | 49       |
|            | 4             | 20       | 8             | 57       |

# 3. Ripple-Free Deadbeat Voltage Control Design Based on an Actively Damped Inductor-Capacitor Filter Model

Deadbeat control can reduce errors to zero within a finite number of sampling steps, usually giving the fastest dynamic response for digital implementation [10,19,20]. Ripple-free fast deadbeat digital control was introduced in [31]. An actively damped LC filter model Equation (3) is discretized as:

$$\begin{bmatrix} i_i(k+1) \\ v_c(k+1) \end{bmatrix} = \begin{bmatrix} \frac{L_f - (r_L + r_d + r_d)T_s}{L_f} & -\frac{T_s}{L_f} \\ \frac{T_s}{C_f} & 1 \end{bmatrix} \begin{bmatrix} i_i(k) \\ v_c(k) \end{bmatrix} + \begin{bmatrix} \frac{T_s}{L_f} \\ 0 \end{bmatrix} v_i(k) + \begin{bmatrix} \frac{(r_c + r_d)T_s}{L_f} \\ -\frac{T_s}{C_f} \end{bmatrix} i_o(k), \quad (6)$$

and:

$$v_o(k) = \begin{bmatrix} r_c & 1 \end{bmatrix} \begin{bmatrix} i_i(k) \\ v_c(k) \end{bmatrix} + 0 \cdot v_i(k) - r_c \cdot i_o(k).$$
(7)

The discrete transfer function of an actively damped LC plant is obtained from the discrete state-space model Equations (6) and (7), which is:

$$G_{p}(z) = \frac{v_{o}(z)}{v_{i}(z)} = \frac{(T_{s}^{2} + 2T_{s}r_{c}C_{f})z^{2} + 2T_{s}^{2}z + (T_{s}^{2} - 2T_{s}r_{c}C_{f})}{[4L_{f}C_{f} + 2T_{s}(r_{L} + r_{c} + r_{d})C_{f} + T_{s}^{2}]z^{2} + (2T_{s}^{2} - 8L_{f}C_{f})z + [4L_{f}C_{f} - 2T_{s}(r_{L} + r_{c} + r_{d})C_{f} + T_{s}^{2}]'}$$
(8)

where z and  $T_s$  denote the complex *z*-transform operator and the sampling time, respectively. Equation (8) is the discretized, actively damped LC plant model.

The main idea in this paper is to use Equation (8) in ripple-free deadbeat control design. By assuming that all poles of Equation (8) lie inside the unit circle, we obtain control design functions as follows [31]:

It is assumed that all polynomials in Figure 4 are coprime polynomials and have stable factors only. Then, with unit-step input:

$$K(z) = z, (9)$$

$$H(z) = z - 1.$$
 (10)

Reference  $r(z) = \frac{K(z)}{H(z)} \xrightarrow{e(z)} \underbrace{Q(z)}_{P(z)} \underbrace{u(z)}_{Q(z)} \xrightarrow{B(z)}_{A(z)} \underbrace{Q(z)}_{y(z)}$ 

Figure 4. Block diagram of deadbeat control structure.

Because the plant is stable, to minimize the settling time, we make the choice:

$$A_u(z) = 1, \tag{11}$$

where  $A(z) = A_s(z)A_u(z)$ . From the discretized plant model Equation (8):

$$A(z) = [4L_fC_f + 2T_s(r_L + r_c + r_d)C_f + T_s^2]z^2 + (2T_s^2 - 8L_fC_f)z + [4L_fC_f - 2T_s(r_L + r_c + r_d)C_f + T_s^2],$$
(12)

and:

$$B(z) = (T_s + 2r_cC_f)z^2 + 2T_sz + (T_s - 2r_cC_f).$$
(13)

Then, the ripple-free deadbeat controller should then have the form:

$$G_c(z) = \frac{A_s(z)\hat{Q}(z)}{H(z)\hat{P}(z)}.$$
(14)

which satisfies the Diophantine equation:

$$A_u(z)H(z)\hat{P}(z) + B(z)\hat{Q}(z) = K(z),$$

for a causal controller. For the minimal-degree solution let  $\hat{Q}(z) = 1/B(1)$ . The resultant second-order deadbeat voltage control law for an actively damped LC filter is calculated as:

$$G_{c}(z) = \frac{[4L_{f}C_{f} + 2T_{s}(r_{L} + r_{c} + r_{d})C_{f} + T_{s}^{2}]z^{2} + (2T_{s}^{2} - 8L_{f}C_{f})z + [4L_{f}C_{f} - 2T_{s}(r_{L} + r_{c} + r_{d})C_{f} + T_{s}^{2}]}{(3T_{s}^{2} - 2T_{s}r_{c}C_{f})z^{2} - 2T_{s}^{2}z + (2T_{s}r_{c}C_{f} - T_{s}^{2})}.$$
(15)

#### 3.1. Overall Voltage Control Structure

The proposed deadbeat voltage control structure is shown in Figure 5. Four feedbacks are utilized for all modes of DG operation, which are  $i_i$ ,  $i_o$ ,  $v_o$ , and  $v_g$ .  $i_i$  is used for capacitor current calculation and over-current protection,  $i_o$  is used for inverter output power calculation and disturbance measurement,  $v_o$  is used for local AC bus voltage control, and  $v_g$  is used for grid synchronization in grid-connected mode. The quadrature signal-based phase-locked-loop (PLL) outputs a nominal voltage magnitude reference and a self-generated phase angle in the islanded mode of operation. The feedback

compensator is composed of Equation (15) with reference feed-forward. Deadbeat control action compensates instantaneous errors between the reference and the output in a predictive manner, whereas the reference feed-forward term eliminates the steady phase lag between the continually varying AC voltage reference and the controlled AC output.



Figure 5. Block diagram of actively damped deadbeat voltage control. PLL: phase-locked loop.

Note that the computational delay is not compensated, and the disturbance observer is not utilized in Figure 5. Simple predictors are often utilized to compensate for the computational delay when the deadbeat control law is applied to power electronic converters [22,23]. This can reduce the output oscillations caused by the delays. Because of the predictive nature of deadbeat control, it is vulnerable to the disturbance offset. In a few studies, disturbance observers have been utilized to compensate for the disturbance offset [21,30]. In this study, the predictor and disturbance observers are not utilized because the purpose of this study is to analyze exactly the effect of the virtual damper on second-order deadbeat voltage control without any dynamic interactions with predictors or observers.

To evaluate the performance of the proposed direct deadbeat voltage control, reference and disturbance responses for the closed-loop system are compared in Figure 6. For a unit step reference, the output is not affected by the virtual damper for the same deadbeat control. On the other hand, when the unit step disturbance is applied, the proposed direct deadbeat control method not only shortens the transient period but also reduces the magnitude of oscillation drastically, as shown in Figure 6a.



**Figure 6.** Comparison of simulated step response for reference and disturbance inputs ( $T_s = 100 \ \mu s$ ,  $L_f = 1 \ mH$ ,  $C_f = 50 \ \mu F$ ,  $r_d = 3 \ \Omega$ ,  $r_L = 0.3 \ \Omega$ ,  $r_c = 0.4 \ \Omega$ ). (a) deadbeat control with a virtual damper; (b) deadbeat control only; and (c) conventional proportional-integral (PI) control with a virtual damper.

#### 3.2. Effect of Parameter Mismatches

The main drawback of deadbeat control is that it is sensitive to system parameters. As the parameter mismatch increases, the deadbeat nature diminishes and the stability margin is reduced. To analyze the effect of parameter mismatches, parameter errors are added to the discrete closed-loop system transfer function as:

$$G_{sys}(z,\Delta L_f,\Delta C_f) = \frac{G_p(z,\Delta L_f,\Delta C_f) + G_c(z,\Delta L_f,\Delta C_f)}{1 + G_p(z,\Delta L_f,\Delta C_f)G_c(z,\Delta L_f,\Delta C_f)}.$$
(16)

The loci of the closed-loop poles with respect to the parameter errors are shown in Figure 7. Two conjugate poles are canceled by two zeros added by the controller, and other poles are at the origin in the perfect match condition. As the parameter mismatch increases, the two conjugate poles turn away from the controller-induced zeros and move outside of the unit circle. The other two poles move away from the origin as the parameter errors increase. The conjugate poles start at closer points to the origin when the virtual damper is applied, as shown in Figure 7a. Therefore, the virtual damper increases the robustness of deadbeat voltage control against the parameter mismatches.



**Figure 7.** Closed-loop poles when  $\Delta L_f$  and  $\Delta C_f$  vary from 0% to 200% of their nominal values. (a) deadbeat control with a virtual damper and (b) deadbeat control only.

#### 4. Experimental Results

The proposed deadbeat control has been tested on a laboratory prototype. System parameters are listed in Table 2. The output filter resonance frequency was approximately 4082 rad/s. The DC link voltage was fixed at 500 V with the assumption that it was controlled by a front DC/DC converter. The nominal voltage and frequency of the local AC bus were set to 220 Vrms and 50 Hz, respectively.

| Parameters            | Symbol (Unit)         | Values            |
|-----------------------|-----------------------|-------------------|
| Virtual damper        | $r_d(\Omega)$         | 3                 |
| Sampling time         | $T_s$ (µs)            | 100               |
| Filter inductance     | $L_f$ (mH)            | 1.2               |
| Filter capacitance    | Č <sub>f</sub> (μF)   | 50                |
| DC-link voltage       | $V_{dc}$ (V)          | 500               |
| PWM frequency         | $f_{pwm}$ (kHz)       | 10                |
| Inverter power rating | P <sub>rat</sub> (kW) | 5 <b>&amp;</b> 10 |

Table 2. Experimental parameters.

Two electrical loads were built up: inductive and nonlinear. The severe nonlinear load is composed of a diode rectifier, inductor, and resistor. The DC load resistance was 33  $\Omega$ , comprising a 3-kW nonlinear load.

The controlled voltage outputs when a single 5-kW DG feeds the local AC bus at various load conditions are compared in Figure 8. A severe distortion caused by resonance and PWM harmonics is evident with the conventional deadbeat voltage control even in the no-load condition in Figure 8b. The LC resonance is not sufficiently damped by deadbeat voltage control alone. Note that the closed-loop poles of conventional deadbeat voltage control are placed very near to the unit circle in Figure 7b. Note also that the disturbance observer is not adopted to exactly compare the control performance based on control design methods [22]. In inductive and nonlinear load conditions, the controlled voltage output is still greatly distorted with conventional deadbeat voltage control. Although conventional deadbeat control is one of the fastest kinds of control, its disturbance response is not fast enough to compensate the load disturbance properly, as shown in Figure 8b.



**Figure 8.** Controlled voltage and load current waveforms in no-load, inductive load, and nonlinear load conditions. (**a**) PI controller with a virtual damper; (**b**) deadbeat control only; and (**c**) deadbeat control with a virtual damper.

The value of the virtual damper was 3 ohms in Figure 8c, which makes the damping ratio of the actively damped LC filter 0.23 in Equation (4). Although it is less than 0.707, the resonance is sufficiently damped by the combined action of the deadbeat control law and the virtual damper in Figure 8c. It is evident that stability and voltage control performance are greatly enhanced using the proposed deadbeat voltage control in Figure 8c. It outputs better voltage waveforms in every load condition compared with the alternatives.

The controlled output voltage and load current waveforms when the conventional PI controller is adopted instead of the deadbeat controller are shown in Figure 8a. The control structure is the same as shown in Figure 5 except for the PI compensator. The value of the virtual damper is the same as that used in the proposed deadbeat control. Note that the virtual damper is essential to sufficiently increase the integral gain in direct voltage control with the PI controller [24]. The proportional gain  $(k_p)$  and the integral gain  $(k_i)$  are 0.5 and 1480, respectively. As a result, the voltage control bandwidth is set to 6319 rad/s with a 12% overshoot. The total harmonic distortion (THD) was measured and is listed in Table 3.

 Table 3. Measured total harmonic distortion (THD) of controlled output voltage (%).

| Load Type      | PI + Virtual Damper | Deadbeat Only | Deadbeat + Virtual Damper |
|----------------|---------------------|---------------|---------------------------|
| No-Load        | 1.59                | 80.48         | 1.61                      |
| Inductive Load | 9.42                | 34.11         | 2.13                      |
| Nonlinear Load | 9.68                | 24.49         | 10.06                     |

In the no-load condition, the measured THD is almost the same in the cases of PI control and the proposed deadbeat control. However, in the inductive load condition, much lower THD is obtained with the proposed deadbeat control. In the nonlinear load condition, it seems that PI control is slightly better than the proposed deadbeat control according to Table 3. However, if we increase the value of the virtual damper from 3 to 5, the measured THD is considerably decreased from 10.06 to 2.67 with the proposed deadbeat control, as shown in Figure 9c.

In practice, when PI voltage control is utilized with a virtual damper, the maximum value of  $r_d$  is limited and small because large  $r_d$  provokes a large phase delay in LC plant dynamics. Additionally, PI control gains should be tuned every time  $r_d$  is changed. However, with the proposed deadbeat control, the maximum value of  $r_d$  is only limited by the inverter's DC link voltage and its control parameters need not be tuned again. This is another advantage of the proposed deadbeat control. Note that  $r_d$  is already included in the deadbeat design in Equation (15).

In a microgrid, more than one DG unit may operate at the same time. When two or more DG units operate in parallel in a microgrid, the droop method is often adopted to share the load based on the power rating of each DG unit [32,33]. The power-sharing performance of the droop method is strongly affected by the inner voltage control loop. Two DG units with 10-kW and 5-kW power ratings are connected in parallel to the local power bus and the proposed deadbeat voltage control is adopted for both DG units. Figure 9 shows the controlled voltage and current waveforms in the steady state. The first DG unit with a 10-kW power rating is denoted by the subscript 1 and the second DG unit with a 5-kW power rating is denoted by the subscript 2. As the virtual damper,  $r_d$ , increases, less harmonic distortion in the local bus voltage is observed in every load condition. Moreover, as  $r_d$  increases, harmonic current-sharing performance is also enhanced in the nonlinear load condition. Thus, it can be concluded that better stability and faster disturbance rejection are obtained with large  $r_d$ .

For the grid-connected operation of the DG inverter, the control input  $v_o^*(k)$  and feedback  $v_o(k)$  in Figure 5 are changed to  $i_i^*(k)$  and  $i_i(k)$ , respectively. The point of common coupling (PCC) should then be the LC filter output terminal [3,7].  $r_d$ ,  $r_c$ , and  $C_f$  become zero. The discrete-time plant model becomes simply:

$$G_{p,grid}(z) = \frac{T_{s}z + T_{s}}{(2L_{f} + r_{L}T_{s})z + (r_{L}T_{s} - 2L_{f})}$$

From the design procedure in Section 3, the deadbeat current control law in Equation (15) should be changed to:

$$G_{c,grid}(z) = \frac{(2L_f + r_L T_s)z + (r_L T_s - 2L_f)}{T_s z - T_s}.$$



**Figure 9.** Controlled local bus voltage, DG output current, and load current waveforms in the no-load, inductive load, and nonlinear load conditions when two DG units are connected in parallel and the proposed deadbeat voltage control is adopted. (a) When  $r_d = 2$ ; (b) When  $r_d = 3$  and (c) When  $r_d = 5$ .

The resultant controlled current waveform is shown in Figure 10. A few component changes in Figure 5 for the grid-connected mode of operation make the controlled inverter current almost sinusoidal despite small grid voltage distortion. This change facilitates easy mode switching between the islanded and grid-connected modes of operation.



Figure 10. Grid voltage and inverter current waveform in the point of common coupling (PCC) in the grid-connected mode of operation.

#### 5. Discussion

The active damping concept has often been utilized to effectively damp the second-order resonance of an LC filter without additional energy loss. On the other hand, deadbeat control is one of the fastest control types, and is an attractive approach regulating the LC filter output voltage. However, deadbeat control has some drawbacks. The most serious problem is that it is highly sensitive to model parameters and disturbances [5,10,21]. In this study, we adopted an active damping strategy for deadbeat control design and found that the effects of model parameter mismatches and disturbances on deadbeat voltage control are effectively reduced by using a virtual damper.

The robustness of the proposed deadbeat voltage control design against parameter mismatches is analyzed in the z-domain. It is shown that the proposed deadbeat voltage control is much more robust than the conventional one, as shown in Figure 7a.

Robustness against a load current disturbance is analyzed in the time domain in Figure 6, and it is shown that disturbance rejection performance is also improved using the proposed deadbeat voltage control design. As a result, lower harmonic distortion is observed at the controlled voltage and current outputs in Figure 8c for the single-DG case and in Figure 9 for the multi-DG case.

#### 6. Conclusions

An improved direct deadbeat voltage control design method was proposed in this paper. The direct deadbeat voltage control law was derived from a detailed, actively damped plant model. The proposed deadbeat control enhances voltage control performance owing to its better disturbance rejection capability compared with the conventional approach or with the PI control method. It was shown that the proposed design method improves the robustness of the deadbeat control against parameter mismatches. The validity of the proposed method was verified through examination of experimental results.

Acknowledgments: This study was supported by research funding from Chosun University, 2012.

**Author Contributions:** Jaehong Kim designed the proposed control and wrote the paper. Jitae Hong performed the experiment. Hongju Kim analyzed data and wrote the paper.

Conflicts of Interest: The authors declare no conflicts of interest.

#### References

 Guerrero, J.M.; Vasquez, J.C.; Matas, J.; de Vicuna, L.G.; Castilla, M. Hierarchical control of droop-controlled AC and DC microgrids—A general approach toward standardization. *IEEE Trans. Ind. Electron.* 2011, 58, 158–172.

- 2. Kim, J.; Guerrero, J.M.; Rodriguez, P.; Teodorscu, R.; Nam, K. Mode adaptive droop control with virtual output impedances for an inverter-based flexible AC microgrid. *IEEE Trans. Power Electron.* **2011**, *26*, 689–701.
- 3. *IEEE Guide for Design, Operation, and Integration of Distributed Resource Island Systems with Electric Power Systems; IEEE Std.* 1547.4; IEEE: New York, NY, USA, 2011.
- 4. He, J.; Li, Y.W. Generalized closed-loop control schemes with embedded virtual impedances for voltage source converters with LC or LCL filters. *IEEE Trans. Power Electron.* **2012**, *27*, 1850–1861.
- 5. Lim, J.S.; Park, C.; Han, J.; Lee, Y.I. Robust tracking control of a three-phase DC-AC inverter for UPS applications. *IEEE Trans. Ind. Electron.* **2014**, *61*, 4142–4151.
- Camacho, A.; Castilla, M.; Miret, J.; Borrell, A.; de Vicuna, L.G. Active and reactive power strategies with peak current limitation for distributed generation inverters during unbalanced grid faults. *IEEE Trans. Ind. Electron.* 2015, 62, 1515–1525.
- 7. *IEEE Standard for Interconnecting Distributed Resources with Electric Power Systems; IEEE Std.* 1547; IEEE: New York, NY, USA, 2003.
- 8. Guerrero, J.M.; Hang, L.; Uceda, J. Control of distributed uninterruptible power supply systems. *IEEE Trans. Ind. Electron.* **2008**, *55*, 2845–2859.
- 9. Ryan, M.J.; Brumsickle, W.E.; Lorenz, R.D. Control topology options for single-phase UPS inverters. *IEEE Trans. Ind. Appl.* **1997**, *33*, 493–501.
- 10. Mattavelli, P. An improved deadbeat control for UPS using disturbance observers. *IEEE Trans. Ind. Electron.* **2005**, *52*, 206–212.
- 11. Komurcugil, H. Rotating-sliding-line-based sliding-mode control for single phase UPS inverters. *IEEE Trans. Ind. Electron.* **2012**, *59*, 3719–3726.
- 12. Willmann, G.; Coutinho, D.F.; Pereira, L.F.A.; Libano, F.B. Multiloop H-infinity control design for uninterruptible power supplies. *IEEE Trans. Ind. Electron.* **2007**, *54*, 1591–1602.
- Lee, T.S.; Tzeng, K.S.; Chong, M.S. Robust controller design for a single-phase UPS inverter using μ-synthesis. *IEEE Proc. Elect. Power Appl.* 2004, 151, 334–340.
- 14. Cortes, P.; Ortiz, G.; Yuz, J.I.; Rodriguez, J.; Vazquez, S.; Franquelo, L.G. Model predictive control of an inverter with output LC filter for UPS applications. *IEEE Trans. Ind. Electron.* **2009**, *45*, 1875–1883.
- Rodriguez, J.; Kazmierkowski, M.P.; Espinoza, J.R.; Zanchetta, P.; Abu-Rub, H.; Young, H.A.; Rojas, C.A. State of the art of finite control set model predictive control in power electronics. *IEEE Trans. Ind. Inform.* 2012, 9, 1003–1016.
- 16. Gokhale, K.P.; Kawamura, A.; Hoft, R.G. Deadbeat microprocessor control of PWM inverter for sinusoidal output waveform synthesis. *IEEE Trans. Ind. Appl.* **1987**, *23*, 901–910.
- 17. Haneyoshi, T.; Kawamura, A.; Hoft, R.G. Waveform compensation of PWM inverter with cyclic fluctuating loads. *IEEE Trans. Ind. Appl.* **1988**, 24, 582–589.
- 18. Kawabata, T.; Miyashita, T.; Yamamoto, Y. Deadbeat control of three phase PWM inverter. *IEEE Trans. Power Electron.* **1990**, *5*, 21–28.
- Kukrer, O. Deadbeat control of a three-phase inverter with an output LC filter. *IEEE Trans. Power Electron*. 1996, 11, 16–23.
- 20. Kukrer, O.; Komurcugil, H. Deadbeat control method for single-phase UPS inverters with compensation of computational delay. *IEEE Proc. Elect. Power Appl.* **1999**, *146*, 123–128.
- 21. Kim, K.H.; Youn, M.J. A simple and robust digital current control technique of a PM synchronous motor using time delay control approach. *IEEE Trans. Power Electron.* **2001**, *16*, 72–82.
- 22. Strumper, J.F.; Hagenmeyer, V.; Kuehl, S.; Kennel, R. Deadbeat control for electrical drives: A robust and performant design based on differential flatness. *IEEE Trans. Power Electron.* **2015**, *30*, 4585–4596.
- 23. Moon, H.T.; Kim, H.S.; Youn, M.J. A discrete-time predictive current control for PMSM. *IEEE Trans. Power Electron.* **2003**, *18*, 464–472.
- 24. Kim, J.; Lee, J.; Nam, K. Inverter-based local AC bus voltage control utilizing two DOF control. *IEEE Trans. Power Electron.* **2008**, *23*, 1288–1298.
- 25. Blasko, V.; Kaura, V. A novel control of actively damp resonance in input LC filter of a three-phase voltage source converter. *IEEE Trans. Ind. Appl.* **1997**, *33*, 542–550.
- 26. Kojima, M.; Hirabayashi, K.; Kawabata, Y.; Ejiogu, E.C.; Kawabata, T. Novel vector control system using deadbeat-controlled PWM inverter with output LC filter. *IEEE Trans. Ind. Appl.* **2004**, *40*, 162–169.

- 27. Chae, W.-K.; Won, J.-N.; Lee, H.-J.; Kim, J.-E.; Kim, J. Comparative Analysis of Voltage Control in Battery Power Converters for Inverter-Based AC Microgrids. *Energies* **2016**, *9*, 596.
- 28. Serpa, L.A.; Kolar, J.W.; Ponnaluri, S.; Barbosa, P.M. A modified direct power control strategy allowing the connection of three-phase inverters to the grid through LCL filters. *IEEE Trans. Ind. Appl.* **2007**, 43, 1388–1400.
- 29. Abeyasekera, T.; Johnson, C.M.; Atkinson, D.J.; Armstrong, M. Suppression of line voltage related distortion in current controlled grid connected inverters. *IEEE Trans. Power Electron.* **2005**, *20*, 1393–1401.
- Gao, Z. Active disturbance rejection control: A paradigm shift in feedback control system design. In Proceedings of the American Control Conference, Minneapolis, MN, USA, 14–16 June 2006; pp. 2399–2405.
- 31. Sirisena, H.R. Ripple-free deadbeat control of SISO discrete systems. *IEEE Trans. Autom. Control* **1985**, *30*, 168–170.
- 32. Ran, X.; Miao, S.; Wu, Y. Improved adaptive droop control design for optimal power sharing in VSC-MTDS integrating wind farms. *Energies* **2015**, *8*, 7100–7121.
- 33. Liu, Y.; Wang, J.; Li, N.; Fu, Y.; Ji, Y. Enhanced load power sharing accuracy in droop-controlled DC microgrids with both mesh and radial configurations. *Energies* **2015**, *8*, 3591–3605.



© 2016 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC-BY) license (http://creativecommons.org/licenses/by/4.0/).