A Hybridization of Cuk and Boost Converter Using Single Switch with Higher Voltage Gain Compatibility

: In the current era, the desire for high boost DC-to-DC converter development has increased. Notably, there has been voltage gain improvement without adding extra power switches, and a large number of passive components have advanced. Magnetically coupled isolated converters are suggested for the higher voltage gain. These converters use large size inductors, and thus the non-isolated traditional boost, Cuk and Sepic converters are modiﬁed to increase their gain by adding an extra switch, inductors and capacitors. These converters increase circuit complexity and become bulky. In this paper, we present a hybrid high voltage gain non-isolated single switch converter for photovoltaic applications. The proposed converter connects the standard conventional Cuk and boost converter in parallel for providing continuous current mode operation with the help of a single power switch, which gives less voltage stress on controlled switch and diodes. The proposed hybrid topology uses a single switch with a lower component-count and provides a higher voltage gain than non-isolated traditional converters. The converter circuit mode of operation, operating performance, mathematical derivations and steady-state exploration and circuit parameters design procedures are deliberated in detail. The proposed hybrid converter circuit components, voltage gain and performance, were compared with other topologies in the literature. The MATLAB / Simulink simulation study and microcontroller-based experimental laboratory prototype of 150 W were implemented. The simulation study and experimentation results were conﬁrmed to be a satisfactory agreement with the theoretical analysis. This topology produced non-inverting output in continuous input current mode using a single switch with high voltage gain ( ≈ 5.116 gain) with a maximum e ﬃ ciency of 92.2% under full load.


Introduction
Due to the increase in energy demand, large amounts of conventional energy have been consumed, which is very dangerous due to their CO2 emissions. For example, all countries are keen on replacing conventional energy sources with non-conventional sources. Researchers are currently exploring power converters and interfacing circuits to meet out-migration. Non-conventional sources such as wind energy [1,2], photovoltaic (PV) [3,4] and hydrogen-powered fuel cells (FC) [5,6] are leading sources for meeting commercial and industrial demands. A PV-powered power system consists of PV modules coupled in a series as well as parallel combinations that are fed to the required DC voltage through the DC-to-DC converter, which is then converted as a DC-to-AC source through the inverter [7]. The controller development of DC-to-DC converters using a fuzzy logic controller and sliding mode control has recently gained attention. Those converters are used in a microgrid that minimizes the instability effects in [8,9]. For optimizing the performance of the converter, an optimization algorithm was used to tune the controller's coefficients [9]. A constant power load in a shipboard DC microgrid was investigated for the finite time by adopting the finite-time disturbance observer method [10]. The estimated load power was then received by the fixed-time terminal sliding mode controller to stabilize the entire marine power grid as well as tracking the reference voltage of the DC bus in a fixed time independent of initial conditions. For a high-efficiency PV system, a dual-power stage micro-inverter (high voltage gain DC-to-DC converter + DC-to-AC inverter) was issued in the market. In many industrial applications such as those found in the automotive, telecommunication and shipping industries, systems need higher voltage gain DC-to-DC converters with large input current [11][12][13]. These converters typically boost the range from 24-60 V to 100-300 V. For example, automotive headlamps need 48/100/120 V range, but the vehicle battery capacity can only deliver 12/24/48 V. For these situations, high voltage converters are suggested with high voltage gain [14,15]. According to the theoretical calculations, the conventional boost converter can offer a high duty ratio with infinite voltage gain. However, in a practical case, it is limited due to the inductor saturation limits. Besides, any DC-to-DC converter, which needs to provide a high output voltage and high power conversion, draws large input current; hence, the power switches metal-oxide-semiconductor field-effect transistor (MOSFET) and diode) are needed to handle the voltage stress.
Topologies have presented numerous single switch converters in the literature to provide the high step-up voltage conversion [14][15][16][17][18][19][20]. These converters have some limitations for their voltage gain, which is mainly because of the inductors, power semiconductor switches and the parasitic elements of those converters. Hence, a researcher has recommended using a step-up transformer with a converter to overcome this issue (flyback converter) [21]. It may be achieved with a high current for high power uses, which is not the most efficient. Other attempts have been made by using a single switch with a forward and tapped inductor connected converters are proposed for high voltage gain [22][23][24]. Though these converters have a controlled degree of freedom through the transformer turns ratio adjustment, considering the transformer size, the converter is large. The high voltage gain quadratic converters are the next choice in this group [25,26]. However, a quadratic converter has high voltage stress across the first semiconductor, resulting in it being more efficient than the classical converter. The impedance (using two inductors and two capacitors) source-based converter handles the buck-boost voltage conversion with high gain; however, it needs a high voltage-handling power switch to operate shoot-through and not shoot-through operation. A high voltage gain integrated boost and flyback converter is proposed by [27] using the leakage inductor energy recirculation in the switch-off period; however, this method suffered from pulsating input currents.
The converter topology accumulated with a coupled inductor produces a high step-up conversion with high efficiency [28,29]. Here, the voltage gain is dealt with by changing the converter switch turns ratio like isolated type converters. Though this topology obtains a high gain, due to the coupled inductor-leakage inductance, the switch may suffer a high voltage spike. The passive and active clamping approaches have been established [30] by adding a coupled inductor for the high voltage conversion ratio; however, this converter is inefficient in terms of cost and size. The other choice Energies 2020, 13, 2312 3 of 24 is adapting a switched capacitor in the switching-mode converter for the high voltage gain [28,29]. Due to the pulse shape, the input current of the converter leads to a weak load and line regulation problems. The voltage-doubler concept in converters [30][31][32][33][34] can provide a high voltage gain with the coupled inductor. Here, the switching frequency is less than an inductor magnetizing current frequency, which is not suitable for reliable operation. Recently, using the single switch in DC-to-DC power converters, various research papers have been published to derive high voltage gain without using a higher duty ratio [35][36][37][38][39][40]. The authors in [33] proposed a 2D/1-D voltage gain single switch buck-boost converter with low input current ripple and appropriate voltage gain. Nevertheless, it has the discontinuous current in the input side. In paper [37], a transformerless high voltage gain buck-boost was proposed with a voltage gain of 3D/1-D; though this converter has a discontinuous input current. A quadratic DC-DC buck-boost converter with single-switch topology is presented in [39] for widespread voltage conversion. The high step-up single switch converter is recommended for PV-based grid applications [30]. However, in this converter, the low-level input voltage habitually roots massive input current and higher current ripples. This large amount of current affects the power switch during the higher duty ratio operation, causing a large conduction loss. Recently, Banaei et al. proposed a converter using a single switch with less switching voltage stress. Even though the converter can maintain the continuous input current for all duty ratios, the primary power switch voltage stress is strictly equal to the converter output voltage, which caused high conduction losses [38]. In [40,41], the single switch Cuk topology uses an extra inductor and capacitor to provide the extra voltage. However, in this topology, when diodes are operating with higher current and voltage, the diode reverse recovery current is predominant, which increases the switching losses. Among all converter topology, the cascade boost converter type is proficient in obtaining a higher gain with minimal duty ratio for the full range of voltage gain [19]. Nevertheless, the main switch has higher voltage stress in this topology.
Based on this discussion, and although several single switch boost converter topologies are proposed in the literature, their major approaches are concerned with the use of less magnetic elements, size, weight, conduction losses and cost-savings for the inductors. These approaches have higher voltage stresses on their switch (nearly the same as their output voltage). Therefore, these converters still have significant challenges, such as high step-up requirements for the larger duty ratio, output diode reverse recovery complication, higher switching voltage stress and satisfactory efficiency. Integrating the classical DC-to-DC converter is a better choice than modifying an existing converter. However, while cascading those classical converters with additional boosting capability, reducing the power switches and passive elements leads to an appropriate converter circuit size as well as cost reductions. With that aim, in this paper, we propose a DC-DC converter topology by integrating the conventional boost and Cuk converters with high voltage gain. Our proposed topology uses only one power switch with higher static voltage gain when compared to other conventional converters. Our proposed converter delivers voltage using two series-connected identical capacitors connected in parallel with the converter circuit. In this paper, we also deal with the maintenance of the capacitor balancing. The detailed converter mode operation, analysis, design, small-signal analysis and analytical switching losses were deliberated. The MATLAB/Simulink simulation and PIC microcontroller-based experimentation results for the integrated converter shows the advantages and practicality of the proposed converter.
The paper is organized as follows: Section 2 describes the proposed hybrid converter design and its mode of operation. Section 3 describes the converter components design and small-signal analysis. Section 4 explains the design procedure and components. The simulation, experimentation and comparison with other similar topologies are discussed in Sections 5 and 6. The conclusion is given at the end of Section 7.

Topology and Operation of Proposed Hybrid DC-DC Converter
The proposed integrated hybrid converter combines the conventional boost converter and classical Cuk DC-to-DC converter. The method used for the design of the proposed hybrid converter topology is illustrated in Figure 1. Figure 1a,b shows the typical conventional boost converter and classical Cuk converter, respectively. In both of these converters, the input inductor, power switches and input source are organized in the same way. Hence, there is an opportunity to merge these two converters by keeping the power switch and input inductor commonly on the input side. Except for the input side boost inductor (L 1 ) and the power switch T, the rest of the circuit is connected precisely in parallel with each other. Hence, the output side two capacitors (C 1 and C 3 ) are placed across the load. This hybrid structure increases the voltage gain by complementing the benefits of boost and Cuk converters. The converter provides continuous current mode operation with the help of a single power switch, which provides less voltage stress on the controlled switch and diodes.
Energies 2020, 13, x FOR PEER REVIEW 4 of 24 topology is illustrated in Figure 1. Figure 1a,b shows the typical conventional boost converter and classical Cuk converter, respectively. In both of these converters, the input inductor, power switches and input source are organized in the same way. Hence, there is an opportunity to merge these two converters by keeping the power switch and input inductor commonly on the input side. Except for the input side boost inductor (L1) and the power switch T, the rest of the circuit is connected precisely in parallel with each other. Hence, the output side two capacitors (C1 and C3) are placed across the load. This hybrid structure increases the voltage gain by complementing the benefits of boost and Cuk converters. The converter provides continuous current mode operation with the help of a single power switch, which provides less voltage stress on the controlled switch and diodes.

Operation of Hybrid DC-DC Converter
The proposed hybrid DC-DC converter mode operations, their capacitors (C1, C2 and C3) and inductors (L1 and L2) charging and discharging analysis derivations were considered as follows. The two assumptions were taken for this analysis: (1) all the components are ideal; (2) the converter works under continuous conduction. Figure 3a illustrates the continuous conduction operating mode waveforms of the proposed converter. This advanced hybrid DC-DC converter mode operation has three modes of operation. • Mode-I [ta-tb], presented in Figure 2a. During mode-1, when t = ta, the power switch T is turned ON and inductors (L1 and L2) are charging until tb. In the same interval, the capacitor C2 is

Operation of Hybrid DC-DC Converter
The proposed hybrid DC-DC converter mode operations, their capacitors (C 1 , C 2 and C 3 ) and inductors (L 1 and L 2 ) charging and discharging analysis derivations were considered as follows. The two assumptions were taken for this analysis: (1) all the components are ideal; (2) the converter works under continuous conduction. Figure 3a illustrates the continuous conduction operating mode waveforms of the proposed converter. This advanced hybrid DC-DC converter mode operation has three modes of operation.  Mode-I [t a -t b ], presented in Figure 2a. During mode-1, when t = t a , the power switch T is turned ON and inductors (L 1 and L 2 ) are charging until t b . In the same interval, the capacitor C 2 is discharging through T, and inductor L 2 as the diodes (D 1 and D 2 ) are blocking concerning V C1 and V C2 . Figure 2b. During mode-1, when t = t b , the power switch T is in the OFF state. Now the capacitor C 1 voltage (V C1 ) is higher than V C2 . Hence, after t b interval, the C 2 is charging and inductors L 1 and L 2 are discharging. It is happening throughout t b to t c. In the course of this period, diode D 2 is continuously conducting since diode D 1 is still in reverse bias.

•
Mode-III [t c -t d ], presented in Figure 2c. During this mode, the power switch T remains OFF as well as the V C1 is equal or lesser than V C2 . Here, both the inductors L 1 and L 2 are discharging, and C 1 and C 2 are charging via L 1 . Hence the diode D 1 and D 2 are conducting and delivering the current to load.
The proposed hybrid DC-to-DC converter operation mode waveforms are presented in Figure 3. In mode-I, the power switch T is 'ON' and turned 'OFF' in mode-II as well as mode-III. The proposed converter duty ratio versus voltage gain performance was compared to boost and Cuk converters. Figure 3b displays the voltage gain versus duty ratios for boost, Cuk and the proposed hybrid converter. Based on the plot, it can be seen that the proposed hybrid converter has a better voltage gain ratio when compared with the boost and Cuk converter, respectively. In addition to the extended voltage static gain, the proposed topology achieves lower voltage stress across the power switch and diodes, when compared to a boost converter.
The power switch voltage stress is equal to the peak voltage across the capacitor C1. Hence, voltage stress across the power switch T was lower than the total output voltage. The voltage stress of D1 and D2 is equal to the voltage across the power switch T in the OFF state. Hence, the diodes' current rating requirement was lower than power switch T. In the classical boost converters for both Cuk and boost, the power switch and diode need an equal rating. In the higher gain operations, the classical converter needs a higher duty cycle than the proposed converter. Therefore, the voltage stress for switch and diode are higher. Hence, the proposed converter efficiency in the higher gain operation is better than the conventional boost converter.  Figure 2b. During mode-1, when t = tb, the power switch T is in the OFF state. Now the capacitor C1 voltage (VC1) is higher than VC2. Hence, after tb interval, the C2 is charging and inductors L1 and L2 are discharging. It is happening throughout tb to tc. In the course of this period, diode D2 is continuously conducting since diode D1 is still in reverse bias. • Mode-III [tc-td], presented in Figure 2c. During this mode, the power switch T remains OFF as well as the VC1 is equal or lesser than VC2. Here, both the inductors L1 and L2 are discharging, and C1 and C2 are charging via L1. Hence the diode D1 and D2 are conducting and delivering the current to load.
The proposed hybrid DC-to-DC converter operation mode waveforms are presented in Figure  3. In mode-I, the power switch T is 'ON' and turned 'OFF' in mode-II as well as mode-III. The proposed converter duty ratio versus voltage gain performance was compared to boost and Cuk converters. Figure 3b displays the voltage gain versus duty ratios for boost, Cuk and the proposed hybrid converter. Based on the plot, it can be seen that the proposed hybrid converter has a better voltage gain ratio when compared with the boost and Cuk converter, respectively. In addition to the extended voltage static gain, the proposed topology achieves lower voltage stress across the power switch and diodes, when compared to a boost converter.
The power switch voltage stress is equal to the peak voltage across the capacitor C1. Hence, voltage stress across the power switch T was lower than the total output voltage. The voltage stress of D1 and D2 is equal to the voltage across the power switch T in the OFF state. Hence, the diodes' current rating requirement was lower than power switch T. In the classical boost converters for both Cuk and boost, the power switch and diode need an equal rating. In the higher gain operations, the classical converter needs a higher duty cycle than the proposed converter. Therefore, the voltage stress for switch and diode are higher. Hence, the proposed converter efficiency in the higher gain operation is better than the conventional boost converter.  In general, for any DC-to-DC converter, the input inductor selection is carried out depending on the converter conduction mode, load current requirement, and it is desirable to confirm the least output current ripple. Hence, the input inductor L1 value was chosen with minimal current ripple ∆iL. The inductor current, iL for the proposed converter is supplied from either a PV or DC source (VPV or Vin). When the converter receives a supply voltage from the input source, the converter power switch T is turned ON, and inductor current iL1 is derived as follows. Applying Kirchhoff's voltage law in mode-I [ta-tb], the capacitors current iC1 and iC2 are derived as In general, for any DC-to-DC converter, the input inductor selection is carried out depending on the converter conduction mode, load current requirement, and it is desirable to confirm the least output current ripple. Hence, the input inductor L 1 value was chosen with minimal current ripple ∆ iL . The inductor current, i L for the proposed converter is supplied from either a PV or DC source (V PV or V in ). When the converter receives a supply voltage from the input source, the converter power switch T is turned ON, and inductor current i L1 is derived as follows. Applying Kirchhoff's voltage law in mode-I [t a -t b ], the capacitors current i C1 and i C2 are derived as Energies 2020, 13, 2312 During mode-II [t b -t c ], when the power switch T is in OFF, the coil transfers energy to the capacitors C 1 and C 3 . As a result, from loop 1 and loop 2, it can verify that From loop 1 and loop 2 (mode-II Figure 2b), the capacitor current i C1 and i C2 are derived as follows, during steady-state condition V C(T) = V C(0) . Hence, the average value of the current capacitors is null.
Also, the inductor coils average voltage is zero, dt . The currents in the inductors and voltage in the capacitors tend to be approximately constant. The power switch is in the ON state for a percentage of the period (δT) and OFF during the next state (δT-T). Here, T is the total switching time. Therefore, the average value inductor voltage V L1 and capacitor's current i C1 are illustrated in Figure 4 and Figure 7.
Energies 2020, 13, x FOR PEER REVIEW 7 of 24 During mode-II [tb-tc], when the power switch T is in OFF, the coil transfers energy to the capacitors C1 and C3. As a result, from loop 1 and loop 2, it can verify that From loop 1 and loop 2 (mode-II Figure 2b), the capacitor current iC1 and iC2 are derived as follows, during steady-state condition VC(T) = VC(0). Hence, the average value of the current capacitors is null.
Also, the inductor coils average voltage is zero, since ( ) = ( ) . The currents in the inductors and voltage in the capacitors tend to be approximately constant. The power switch is in the ON state for a percentage of the period (δT) and OFF during the next state (δT-T). Here, T is the total switching time. Therefore, the average value inductor voltage VL1 and capacitor's current iC1 are illustrated in Figures 4 and 7.
Replacing the voltage on the calculation, we obtain the capacitor voltage VC1 The inductor L2 voltage is illustrated in Figure 5, and inductor average voltage value is Replacing the voltage on the calculation, we obtain the capacitor voltage V C1 The inductor L 2 voltage is illustrated in Figure 5, and inductor average voltage value is The voltage across the capacitor C3 can be written as = (10) The voltage across the capacitor C 3 can be written as Hence, the converter output voltage can be calculated as By equating the converter input power and output power, the input inductor current is derived as When the Kirchhoff's current law is applied in the loop The capacitor C 3 charge and discharge current is shown in Figure 6. Here the capacitor current average value observed is zero, and the average current in the inductor is similar to the average output current, as the inductor tends to retain that average value.
The voltage across the capacitor C3 can be written as Hence, the converter output voltage can be calculated as By equating the converter input power and output power, the input inductor current is derived as When the Kirchhoff's current law is applied in the loop The capacitor C3 charge and discharge current is shown in Figure 6. Here the capacitor current average value observed is zero, and the average current in the inductor is similar to the average output current, as the inductor tends to retain that average value.
The voltage across the capacitor C3 can be written as Hence, the converter output voltage can be calculated as By equating the converter input power and output power, the input inductor current is derived as When the Kirchhoff's current law is applied in the loop The capacitor C3 charge and discharge current is shown in Figure 6. Here the capacitor current average value observed is zero, and the average current in the inductor is similar to the average output current, as the inductor tends to retain that average value.  The mean value of the capacitor C 1 current (i C1 ) is displayed in Figure 7. From the capacitor current interval zero to δT and δ to T time, the i C1 is calculated as Energies 2020, 13, 2312 9 of 24 When the power switch T is turned ON, the diode D 1 current is calculated as Similarly, when the power switch T is turned OFF, the diode D 2 current is calculated as The current of the power switch T can be written as

Scaling Converter Components Design
The proposed hybrid converter reactive components, inductors coil (L 1 and L 2 ) and capacitors (C 1, C 2 and C 3 ), are calculated for maximum values as the power switch T should support both the converter voltage and current.

Design of Inductors
The inductor coil (L 1 and L 2 ) values calculation and current limitation analysis are observed by precise variation concerning the average value shown in Figure 8.
The mean value of the capacitor C1 current (iC1) is displayed in Figure 7. From the capacitor current interval zero to δT and δ to T time, the iC1 is calculated as When the power switch T is turned ON, the diode D1 current is calculated as Similarly, when the power switch T is turned OFF, the diode D2 current is calculated as The current of the power switch T can be written as

Scaling Converter Components Design
The proposed hybrid converter reactive components, inductors coil (L1 and L2) and capacitors (C1, C2 and C3), are calculated for maximum values as the power switch T should support both the converter voltage and current.

Design of Inductors
The inductor coil (L1 and L2) values calculation and current limitation analysis are observed by precise variation concerning the average value shown in Figure 8. The differential equation of inductor voltage VL is shown as By assuming inductor voltage VL nearly constant, the current equation inductor is calculated as follows Thus, ( ) = ( ) it becomes By assuming inductor voltage V L nearly constant, the current equation inductor is calculated as follows Using the instantaneous inductor voltage equation, the inductor voltage will be Energies 2020, 13, 2312 10 of 24 During 'ON' state of the power switch, ∆t L = δT For the 'OFF' state of the power switch, it has ∆t L = (1 − δ)T

Design of Capacitors
The calculation of capacitor values C 1 , C 2 and C 3 are given below. The changing and discharging variation around the average value is shown in Figure 9.
During 'ON' state of the power switch, = For the 'OFF' state of the power switch, it has = (1 − )

Design of Capacitors
The calculation of capacitor values C1, C2 and C3 are given below. The changing and discharging variation around the average value is shown in Figure 9. Figure 9. Evolution of the current in the coil.
The differential equation of the capacitor Similar to the calculation of inductors, the capacitor variation is calculated using Equation (27) after linearization of ( ) = ( ) becomes, = With the instantaneous value of the capacitor current over a certain period, the value of the capacitor can be calculated. For capacitor C1, the current is given by: During the first-time interval, for ∆tc = δT, C1 is = The capacitor current C2 is given by Figure 9. Evolution of the current in the coil.
The differential equation of the capacitor Similar to the calculation of inductors, the capacitor variation is calculated using Equation (27) after linearization of i c (t) = C dv c (t) dt becomes, With the instantaneous value of the capacitor current over a certain period, the value of the capacitor can be calculated. For capacitor C 1 , the current is given by: During the first-time interval, for ∆t c = δT, C 1 is The capacitor current C 2 is given by During the time interval, when ∆t c = δT For capacitor C 3 , the current does not show instantaneous values and is nearly constant during the switching state. The behavior of capacitor C 3 is opposite capacitors C 1 and C 2 . When controlling the power semiconductor switch for the driving load variation, capacitor charge ∆Q is related to the inductor current ∆i L2 /2 and time is taken T/2.
At load variation, ∆Q = T 2 The capacitor C 3 value is calculated as In the dynamic condition, capacitors C 1 and C 3 values are deliberate in this section. The calculation is computed by including the sudden change in drive load resistance. Output voltage in the dynamic operating region is determined using the equivalent circuit ( Figures 10 and 11), assuming that the current passes zero to its steady-state value, ∆t 1 , the settling time of the current in the inductor L 1 .
Thus, capacitor voltage VC 1 is calculated using Equation (37) v C1 (∆t 1 ) = 1 In a dynamic case, while changing the converter duty ratio, the inductor current increases coil rapidly. Hence, the ∆t 1 value needs to calculate, in detail, from the response of i LI (s), which displays the input current of the response when rapid changes occur in output current i o (s). At time ∆ t2 , the current flow through the capacitor C 3 is calculated as For calculation straightforwardness, it is assumed that the current has equal settling times. In terms of the energetic properties, the proposal converter is similar to the boost and Cuk converters. The proposed converter input inductor, power switches and input source are organized the same way as the classical boost and Cuk converters. Except for the input side boost inductor (L 1 ) and the power switch T, the rest of the proposed converter circuit elements are connected precisely in parallel with each other and on the output side, two capacitors (C 1 and C 3 ) are placed across the load. Therefore, the proposed converter increases the voltage gain by combining the benefits of boost and Cuk converters.

Small Signal Analysis of Hybrid DC-DC Converter
The average equivalent circuit model of the proposed hybrid DC-DC converter was derived and is presented in Figure 10. The circuit analysis was derived for the switch in both the ON and OFF period. The initial conditions were an approach to obtain the average value of the coil; the current remained the same.
Energies 2020, 13, x FOR PEER REVIEW 12 of 24 Figure 10. Equivalent circuit of the converter with losses in the mode-1 operation.
By the application of mesh law to the circuit in Figure 10, we can verify that Switch is 'OFF'-Open Figure 11. Equivalent circuit of the converter with losses in mode-2 and mode-3 operation.
The analysis of converter input to output relation is calculated with losses and approximated with ideal semiconductor devices. The output voltage expressions of the converter were derived and   Figure 10. Equivalent circuit of the converter with losses in the mode-1 operation.
By the application of mesh law to the circuit in Figure 10, we can verify that Switch is 'OFF'-Open Figure 11. Equivalent circuit of the converter with losses in mode-2 and mode-3 operation.
The analysis of converter input to output relation is calculated with losses and approximated with ideal semiconductor devices. The output voltage expressions of the converter were derived and are given below. By the application of mesh law to the circuit in Figure 10, we can verify that From the waveform v L1 and v L2 , The analysis of converter input to output relation is calculated with losses and approximated with ideal semiconductor devices. The output voltage expressions of the converter were derived and are given below.
From the expressions V C1 and V C2 , the voltage gain converter is calculated as where r L1 /R 0 = r L2 /R 0 . Figure 12 illustrates the voltage output gain versus the duty cycle for the proposed hybrid converter. The Figure indicates the ideal condition (r L1/ R 0 = 0), where losses need to be introduced in the circuit (the gain for unit value goes to zero, as expected) and other operating conditions r L1 /R 0 = r L2 /R 0 = 0.0001 to 0.76, where near 0.76 duty cycle, the converter gain approaches six times boosting (V 0 = 6V in ).
Energies 2020, 13, x FOR PEER REVIEW 13 of 24 From the expressions VC1 and VC2, the voltage gain converter is calculated as where rL1/R0 = rL2/R0. Figure 12 illustrates the voltage output gain versus the duty cycle for the proposed hybrid converter. The Figure indicates the ideal condition (rL1/R0= 0), where losses need to be introduced in the circuit (the gain for unit value goes to zero, as expected) and other operating conditions rL1/R0 = rL2/R0 = 0.0001 to 0.76, where near 0.76 duty cycle, the converter gain approaches six times boosting (Vo=6Vin).

Analysis of Losses
The losses of each indictor L1 and L2 are denoted from internal resistors rL1 and rL2, respectively. Thus, the losses in rL1 The sufficient value is given as Since both the inductors are identical, Two kinds of losses in the semiconductor are driving and switching.

Conduction Losses in the Diodes
The losses in the diode are given as

Analysis of Losses
The losses of each indictor L 1 and L 2 are denoted from internal resistors r L1 and r L2 , respectively. Thus, the losses in r L1 P r L1 = p 1 P i = r L1 I L1rms 2 ⇔ r L1 = p 1 P i I L1rms 2 (51) The sufficient value is given as Since both the inductors are identical, ∆i L1 = 0.1I L1 (53) Two kinds of losses in the semiconductor are driving and switching.

Conduction Losses in the Diodes
The losses in the diode are given as Specific to the case of the diode, for mode-2 operation: Thus, resistance is calculated as The same can be applied to D 2, resulting in the same results for this diode (60)

Design Procedure
The component selections and other design parameters of the proposed converter at the power range of 150 W were calculated and are presented. The input power was considered a DC-fixed source. The general diagram of the converter design flow chart is shown in Figure 13.
Specific to the case of the diode, for mode-2 operation: Thus, resistance is calculated as The same can be applied to D2, resulting in the same results for this diode

Design Procedure
The component selections and other design parameters of the proposed converter at the power range of 150 W were calculated and are presented. The input power was considered a DC-fixed source. The general diagram of the converter design flow chart is shown in Figure 13. To illustrate the numerical values of converters, capacitor and inductors, the below parameters were fixed for the converter design. i.
Power of the converter, Pi = 150 W; To illustrate the numerical values of converters, capacitor and inductors, the below parameters were fixed for the converter design. i.
The input power P in = 150 W, for V in = 24 V, I in = 6.2 A; ii.
Power of the converter, P i = 150 W; iii.
Input voltage converter V in = 24 V; iv.
Duty cycle is fixed as δ = 0.8; v.
The converter output voltage, V o = 104 V; vi.
The output current and inductor current were expected to be I 0 = 1.11 A and I L1 = 4.25 A, respectively; vii.
The capacitor C 1 and C 3 voltages were calculated as V C1 = 110 V and V C3 = 104 V; viii.
The D 1 and D 2 can ensure a voltage of 100V, which ensures the safety factor of the converter. The converter can support a maximum current of six amps. When using six amps, the current safety factor is reduced to 60%-65%. Hence, the semiconductor must be selected to withstand the converter to provide maximum currents and voltages with a safety factor around 50%. The n-type reinforcing MOSFET is better chosen for providing the safety factor, and the proposed converter design uses the same [35]. The diodes (D 1 and D 2 ), and MOSFET switching losses and conduction losses were calculated and given in Equations (61)-(73).
Conduction losses of the diode D 1 and D 2 : (64) Switching losses of the Diode D 1 and D 2 : Total switching losses for the proposed converter is: The efficiency of the proposed converter is found using where P i = input power and P T = Total losses (P Diode2 Con.Losses + P Diode2 Con.Losses + P MOSFET switching loss + P MOSFET Conduction Loss ).

Simulation Results
The hybrid DC-DC converter operation and performance estimation were modeled in the MATLAB/Simulink simulation platform and waveforms were presented. The simulation specification and parameter were as follows: The input power = 150 W, input voltage of the converter (V in ) = 24 V, maximum duty cycle δ = 0.8 and switching frequency f s = 10 kHz. The converter input and output inductors were L 1 = 1 mH and L 2 = 1 mH receptivity. The capacitors were C 1 = 100 µF, C 2 = 100 µF and C 3 = 2 µF. Figures 14-17 show the proposed converter simulation results for 10 kHz switching frequency and 80% duty cycle, and the results confirm the theoretical values. The converter duty cycle was fixed to be equal to or less than 0.8 to minimize the conduction losses. From Figure 14, when the converter duty cycle was fixed at 0.8 with 24V input voltage, the converter delivered an output voltage of 124 V (5.166 times higher than the input voltage). During the continuous conduction mode, the inductance L1 current was limited within the saturation limit in the range of 3 to 4.5 A and maintained the converter input current. Figure 15 displays the input current, as well as voltage across the power switches, and Figure 17 shows D 1 and D 2 voltages, V D1 and V D2, respectively, during the switching period. From the results, it could be seen that during the time of switching, the switches (MOSFET and diode) were maintained with their maximum allowable voltage as 100 V. It was verified that the voltage across the switches was less than that of the converter. From the i L2 and V D2 simulation results, it can be seen that the proposed converter maintains a continuous current capability. Figure 16 shows the simulation waveforms for the inductor current i L1 and inductor current i L2 . From this waveform, it is seen that the inductors were charging uniformly and delivering the current in the continuous conduction. Figure 17 illustrates the voltage across the power diode, V D1 and V D2 . When the duty cycle was reduced to 0.6, the converter performance, switching reliability and continuous current capability were linear. Hence, the proposed converter has a wide range of controllability with a controlled degree of freedom to avail wider voltage outputs. The simulation was also performed in transient conditions (changing load and sudden change in the duty cycle). During this transient period, the output voltage and current through i L1 changed with a small transient period and after reaching the continuous conduction and maintaining the constant output voltage.
performance, switching reliability and continuous current capability were linear. Hence, the proposed converter has a wide range of controllability with a controlled degree of freedom to avail wider voltage outputs. The simulation was also performed in transient conditions (changing load and sudden change in the duty cycle). During this transient period, the output voltage and current through iL1 changed with a small transient period and after reaching the continuous conduction and maintaining the constant output voltage.  The proposed single switch hybrid DC-DC converter is compared with conventional converters (boost and Cuk) for different duty cycles from the range zero to one. The switching frequency and other circuit components for this evaluation were taken as being the same as the proposed converter values are given in the design (see Table 1). As expected, the proposed converter voltage gain was more than the boost and Cuk converter duty cycle. Figure 18 shows the voltage gain comparison of boost and Cuk with the proposed converter.

Experimental Results
To confirm the experimental performance of the proposed hybrid DC-DC converter, the experimental laboratory setup was developed in collaboration with a Peripheral Interface Controller (PIC) microcontroller, as shown in Figure 19. To verify the theoretical and simulation results, the experimentations were conducted with similar values considered in the simulation studies. The converter was a 150 W circuit with parameters as listed in Table 1.
Similar to the simulation verification, the converter duty cycle was fixed as equal to or less than 0.8 to minimize the conduction losses. While testing the converter, the input DC source was fixed to generate constant input voltage and power as 24 V and 150 W range. As seen in Figure 20, while the converter duty cycle was fixed as 0.8, the corresponding output voltage was observed to be 122 V (closer to the simulation results). Figure 21 shows the converter input current and output voltage. The proposed single switch hybrid DC-DC converter is compared with conventional converters (boost and Cuk) for different duty cycles from the range zero to one. The switching frequency and other circuit components for this evaluation were taken as being the same as the proposed converter values are given in the design (see Table 1). As expected, the proposed converter voltage gain was more than the boost and Cuk converter duty cycle. Figure 18 shows the voltage gain comparison of boost and Cuk with the proposed converter.

Experimental Results
To confirm the experimental performance of the proposed hybrid DC-DC converter, the experimental laboratory setup was developed in collaboration with a Peripheral Interface Controller (PIC) microcontroller, as shown in Figure 19. To verify the theoretical and simulation results, the experimentations were conducted with similar values considered in the simulation studies. The converter was a 150 W circuit with parameters as listed in Table 1.
Similar to the simulation verification, the converter duty cycle was fixed as equal to or less than 0.8 to minimize the conduction losses. While testing the converter, the input DC source was fixed to generate constant input voltage and power as 24 V and 150 W range. As seen in Figure 20, while the converter duty cycle was fixed as 0.8, the corresponding output voltage was observed to be 122 V (closer to the simulation results). Figure 21 shows the converter input current and output voltage.   Figure 19. Prototype setup of the proposed converter.  Figures 23 and 24, during the time of switching, the MOSFET and diode were maintained with their maximum allowable voltage as 100 V, which was smaller than the converter output voltage (102 V). Here, during the switching period, the voltage across the main power switch was 100 V, and diode D1 and D2 were equal to VD1 = 100 V and VD2 = 95 V, respectively. During the entire mode of operation, the inductor current iL1 and iL2 maintained the identical current profile, which maintains the voltage balance between C1 and C2. Figure 25 shows the experimental waveform of the input inductor current, iL1 and voltage across iD2 the power switch for input voltage 24 V and 0.8 duty cycle. Next, the converter was operated by changing the duty ratio to observe transient operation behaviour. For the period of transient operation, the converter load was kept constant as the previous value. During the trial, the switching duty-cycle varied from 0.8 to 0.5. During this period, likely the output voltage decreased and stabilized after a few milliseconds. A similar response happened in the inductor current iL1 and preserved in the converter in continuous conduction.     , the MOSFET and  diode were maintained with their maximum allowable voltage as 100 V, which was smaller than the  converter output voltage (102 V). Here, during the switching period, the voltage across the main power switch was 100 V, and diode D1 and D2 were equal to VD1 = 100 V and VD2 = 95 V, respectively. During the entire mode of operation, the inductor current iL1 and iL2 maintained the identical current profile, which maintains the voltage balance between C1 and C2. Figure 25 shows the experimental waveform of the input inductor current, iL1 and voltage across iD2 the power switch for input voltage 24 V and 0.8 duty cycle. Next, the converter was operated by changing the duty ratio to observe transient operation behaviour. For the period of transient operation, the converter load was kept constant as the previous value. During the trial, the switching duty-cycle varied from 0.8 to 0.5. During this period, likely the output voltage decreased and stabilized after a few milliseconds. A similar response happened in the inductor current iL1 and preserved in the converter in continuous conduction.    During the DC-to-DC conversion period, the converter maintained the continuous conduction with the inductance L 1 current saturation limit range of 3 to 4.5 A, as depicted in Figure 22. Hence, the power switch was secured against the high rising current by maintaining the converter input current inductance L 1 current saturation limit, which ensures the converter reliability against the input source. Similarly, from Figures 23 and 24, during the time of switching, the MOSFET and diode were maintained with their maximum allowable voltage as 100 V, which was smaller than the converter output voltage (102 V). Here, during the switching period, the voltage across the main power switch was 100 V, and diode D 1 and D 2 were equal to V D1 = 100 V and V D2 = 95 V, respectively. During the entire mode of operation, the inductor current i L1 and i L2 maintained the identical current profile, which maintains the voltage balance between C 1 and C 2 . Figure 25 shows the experimental waveform of the input inductor current, i L1 and voltage across i D2 the power switch for input voltage 24 V and 0.8 duty cycle. Next, the converter was operated by changing the duty ratio to observe transient operation behaviour. For the period of transient operation, the converter load was kept constant as the previous value. During the trial, the switching duty-cycle varied from 0.8 to 0.5. During this period, likely the output voltage decreased and stabilized after a few milliseconds. A similar response happened in the inductor current i L1 and preserved in the converter in continuous conduction.

Components Parameter
To validate the comparison of the theoretical and experimental results, the converter continuous conduction mode(CCM) state voltage gain was plotted concerning the variation duty ratio from 0.2 to 0.8 (see Figure 26a). From the results, it can be seen that the experimental values are very close to the theoretical calculations. Finally, the efficiency of the proposed converter was found under full load. The calculated experimental maximum efficiency of the proposed converter at 0.8 duty cycle is 92.2%. The calculated experimental maximum efficiency of the proposed converter is 92.2%. Figure 26b shows experimental power loss distribution operating at the rated condition. During duty ratio δ = 0.8, the semiconductors (D 1 , D 2 and MOSFET) switching losses were calculated as 0.4 W, 0.5 W and 1.2 W using equations (61)-(74). Hence, the total switching losses for the converter was 2.1 W. Similarly, the conduction of the power switches and other circuit parameters losses were observed. In the overall power distribution losses, the MOSFET switching loss and conduction loss alone are about 52%. As presented in Figure 26b, the I 2 R losses in the MOSFET, diode and the snubber circuitry losses were accounted for as significant losses. Nevertheless, the proposed converter voltage stress reduction helps to choose the lower voltage-rating switch, and hence conduction losses are expected to reduce.   To validate the comparison of the theoretical and experimental results, the converter continuous conduction mode(CCM) state voltage gain was plotted concerning the variation duty ratio from 0.2 to 0.8 (see Figure 26a). From the results, it can be seen that the experimental values are very close to the theoretical calculations. Finally, the efficiency of the proposed converter was found under full load. The calculated experimental maximum efficiency of the proposed converter at 0.8 duty cycle is 92.2%. The calculated experimental maximum efficiency of the proposed converter is 92.2%. Figure 26b shows experimental power loss distribution operating at the rated condition.  as 0.4 W, 0.5 W and 1.2 W using equations (61)-(74). Hence, the total switching losses for the converter was 2.1 W. Similarly, the conduction of the power switches and other circuit parameters losses were observed. In the overall power distribution losses, the MOSFET switching loss and conduction loss alone are about 52%. As presented in Figure 26b, the I 2 R losses in the MOSFET, diode and the snubber circuitry losses were accounted for as significant losses. Nevertheless, the

Key Performance Comparison
For validating the proposed converter performance, Table 2 shows the comparison with other similar converters. According to the table, the proposed converter provides a better voltage gain with a single active switch, and normalized voltages stress of semiconductor devices is less when

Key Performance Comparison
For validating the proposed converter performance, Table 2 shows the comparison with other similar converters. According to the table, the proposed converter provides a better voltage gain with a single active switch, and normalized voltages stress of semiconductor devices is less when compared to other converters. Based on the presented analysis and discussions, results and comparisons confirm the functionality and advantages of the proposed converter.

Conclusions
The high voltage gains and highly efficient single switch hybrid non-isolated DC-DC converter is shown in this paper. The proposed topology was derived by integrating conventional boost and Cuk converters. This topology produced a non-inverting output in continuous input current mode with a single switch having high voltage gain (≈5.116 gain). When compared with the classical boost and Cuk converters, the proposed topology facilitates a substantial voltage gain with comparable lower switching stress. The steady-state analysis under the CCM condition and design calculation for the proposed hybrid was discussed in detail.
Finally, the validation test done with the proposed converter privileges, the voltage gain, power switch voltage stress and elements used in the circuit simulation studies were presented. Characterize the proposed topology for its obtained performances, PIC microcontroller based real-time experimental setup was realized under the power rating of 150 W with an efficiency of 92.2%. Experimental results confirmed the practicability in real-time applications needs.