An Impedance Network-Based Three Level Quasi Neutral Point Clamped Inverter with High Voltage Gain

: Due to the impediments of voltage source inverter and current source inverter, Z-Source Inverter (ZSI) has become notorious for better power quality in low and medium power applications. Several modiﬁcations are proposed for impedance source in the form of Quasi Z-Source Inverter (QZSI) and Neutral Point Clamped Z-Source Inverter (NPCZSI). However, due to the discontinuity of the source current, NPCZSI is not suitable for some applications, i.e., fuel cell, UPS, and hybrid electric vehicles. Although in later advancements, source current becomes continuous in multilevel QZSI, low voltage gain, higher shoot-through duty ratio, lesser availability of modulation index, and higher voltage stress across switches are still an obstacle in NPCZSI. In this research work, a three-level high voltage gain Neutral Point Clamped Inverter (NPCI) that gives three-level AC output in a single stage, is proposed to boost up the DC voltage at the desired level. At the same time, it detains all the merits of previous topologies of three-level NPCZSI / QZSI. Simulations have been done in the MATLAB / Simulink environment to show the e ﬀ ectiveness of the proposed inverter topology.


Introduction
Z-source inverter (ZSI) has the capability for buck/boost operation; this unique feature is not available in a traditional Current Source Inverter (CSI) and Voltage Source Inverter (VSI). Regardless of this unique feature, Z-source inverter has some curtailments such as lower voltage gain, discontinuous current, and high voltage stresses across the switches [1][2][3]. In the previous literature, several topologies in the form of Quasi Z-Source Inverter (QZSI), Neutral Point Clamped Z-Source Inverter (NPCZSI), and Neutral Point Clamped Quasi Z-Source (NPCQZSI) Inverter were presented to overcome these limitations. For instance, a voltage doubler, in conjunction with an isolation transformer, was utilized in [4] for quasi ZSI for distributed generation applications. Although the topology ensures the continuity in the input current, it offers a limited boosting ability. Theoretical results for four topologies remarkable boosting ability and provides a high voltage gain by utilizing a lower shoot-through ratio to make available a higher modulation index and keeps the lower stress across switches.
The paper is organized in the following way. The proposed inverter topology is presented in Section 2, with its complete working modes of operation. A detailed mathematical analysis is performed in Section 3. Section 4 covers the PWM technique, and the Boost Control Method applied to the proposed topology. Simulations and results are provided in Section 5, whereas Section 6 presents a detailed comparison with the previous topologies. Section 7 includes the conclusion.

The Proposed Inverter Topology
The schematic diagram of the proposed inverter topology, which can enhance the applied DC voltage to the desired level and transform it into a three-phase three-level output, is illustrated in Figure 1. The applied DC voltage can be procured from a DC battery or some other DC source such as a fuel cell or PV applications.
Energies 2020, 13, x FOR PEER REVIEW 3 of 25 topology offers a remarkable boosting ability and provides a high voltage gain by utilizing a lower shoot-through ratio to make available a higher modulation index and keeps the lower stress across switches. The paper is organized in the following way. The proposed inverter topology is presented in Section 2, with its complete working modes of operation. A detailed mathematical analysis is performed in Section 3. Section 4 covers the PWM technique, and the Boost Control Method applied to the proposed topology. Simulations and results are provided in Section 5, whereas Section 6 presents a detailed comparison with the previous topologies. Section 7 includes the conclusion.

The Proposed Inverter Topology
The schematic diagram of the proposed inverter topology, which can enhance the applied DC voltage to the desired level and transform it into a three-phase three-level output, is illustrated in Figure 1. The applied DC voltage can be procured from a DC battery or some other DC source such as a fuel cell or PV applications. The inverter is configured with two symmetrical impedance networks, where each network is comprised of two inductors, two capacitors, four diodes, and one active switch to provide the numerous advantages over the conventional inverters. Two alike dc sources are utilized to energize these networks. The conventional NPCI [25] can operate only in two types of states, active-states, and zero-states. However, the proposed inverter includes one more state of operation that is a Shoot Through (ST) state (that allows all switches to turn on at a time).

Active State
Here, the DC voltage applied to the inverter is exposed to the three-phase AC load after conversion to a three-phase three-level AC, at the desired level. In this mode of operation, + dc V or − dc V voltage appear at the poles of the inverter.
To achieve + dc V , diodes 2 D and 4 D operate in the conduction mode and 1 D and 3 D remain in the nonconduction mode; 1P L and 2P L come in series. DC source inp V and both inductors 1P L and 2P L of the upper impedance network energize the capacitor P C . The direction of the current is shown in the equivalent circuit of the active state in Figure 2. In the active state, the The inverter is configured with two symmetrical impedance networks, where each network is comprised of two inductors, two capacitors, four diodes, and one active switch to provide the numerous advantages over the conventional inverters. Two alike dc sources are utilized to energize these networks. The conventional NPCI [25] can operate only in two types of states, active-states, and zero-states. However, the proposed inverter includes one more state of operation that is a Shoot Through (ST) state (that allows all switches to turn on at a time).

Active State
Here, the DC voltage applied to the inverter is exposed to the three-phase AC load after conversion to a three-phase three-level AC, at the desired level. In this mode of operation, +V dc or −V dc voltage appear at the poles of the inverter.
To achieve +V dc , diodes D 2 and D 4 operate in the conduction mode and D 1 and D 3 remain in the nonconduction mode; L 1P and L 2P come in series. DC source V inp and both inductors L 1P and L 2P of the upper impedance network energize the capacitor C P . The direction of the current is shown in the equivalent circuit of the active state in Figure 2. In the active state, the current adopts the two paths, one from voltage source V inp to inductor L 1P , diode D 2 , inductor L 2P , diode D 4 , and capacitor C P , and completes its path through D 5 . In this path, capacitor C P is charged by voltage source V inp Energies 2020, 13, 1261 4 of 22 and by inductors L 1P and L 2P , while in the second path, the current approaches to ac load after passing through L 1P , D 2 , L 2P , S K1 , S K2 (where K = R, Y, B) and completes its path through the load to neutral point N and back to V inp . equivalent circuit of the active state in Figure 2. In the active state, the current follows the two paths,

Zero-State
During the zero-state of operation, no voltage appears across the load terminals. In the zerostate, two intermediate switches of each leg of the inverter are in on state, whereas the topmost and lowermost switch of each leg of the inverter remains in the off state. During this mode of operation, the diodes   To achieve −V dc , diodes D 2 and D 4 are in conduction mode, while D 1 and D 3 remain in nonconduction mode. DC source voltage V inn and both inductors L 1N and L 2N of lower impedance network energize the capacitor C N . The direction of the flow of current is shown in the equivalent circuit of the active state in Figure 2. In the active state, the current follows the two paths, one from voltage source V inn to capacitor C N through D 5 and completes its path after passing through inductor L 2N , diode D 2 , and inductor L 1N . In this path, the capacitor is charged by voltage source V inn and by inductors L 1N and L 2N . In the second path, the current approaches to AC load after passing through S K3 and S K4 (where K = R, Y, B), and completes its path through the inductor L 2N , diode D 2 , inductor L 1N , and back to V inn . In the active state, both active switches (AS 01 and AS 02 ) remain in off state and play no role.

Zero-State
During the zero-state of operation, no voltage appears across the load terminals. In the zero-state, two intermediate switches of each leg of the inverter are in on state, whereas the topmost and lowermost switch of each leg of the inverter remains in the off state. During this mode of operation, the diodes D 2 and D 4 are in the conduction mode, while D 1 and D 3 remain in the nonconduction mode. DC source V inp and both inductors L 1P and L 2P of the upper impedance network energize the capacitor C P . Similarly, for the lower network, the diodes D 2 and D 4 are in conduction mode, while D 1 and D 3 remain in nonconduction mode and DC source V inn and both inductors L 1N and L 2N of lower impedance network energize the capacitor C N .
The direction of the flow of current in the equivalent circuit of zero-state is shown in Figure 3, where it traverses voltage source V inp , inductor L 1P , diode D 2 , inductor L 2P , and capacitor C P and reaches back to V inp through diode D 4 . In this path, capacitor C P is charged by V inp and by both The direction of the flow of current in the equivalent circuit of zero-state is shown in Figure 3, where it traverses voltage source inp V , inductor 1P L , diode 2 D , inductor 2P L , and capacitor P C

Shoot-Through (ST) State
In ST state, active switches, along with all switches of one or more legs of an inverter, go to on state simultaneously, which elicits 0 V across the load (see Figure 4). Seven different approaches that are summarized in Table 1 can be adopted to attain this state.

Shoot-Through (ST) State
In ST state, active switches, along with all switches of one or more legs of an inverter, go to on state simultaneously, which elicits 0 V across the load (see Figure 4). Seven different approaches that are summarized in Table 1 can be adopted to attain this state.
On closing the active switches, inductors L 1P and L 2P come in parallel in the upper impedance network and turns diodes D 2 , D 4 , and D 5 in reverse bias mode. Similarly, L 1N and L 2N come in parallel in the lower impedance network and configure diodes D 2 , D 4 , and D 5 in reverse bias mode. In ST state, V inp and capacitor C P charge inductors L 1P and L 2P ; similarly, in the lower network, V inn and capacitor C N charge inductors L 1N and L 2N .
The span of the ST state is limited up to the premises of zero-state and is maximum when it occupies the time duration of the zero-state. This state enables the inverter to perform the buck/boost operation. Thus, by choosing its appropriate value, desired results can be achieved.

Mathematical Analysis of the Proposed Inverter Topology
In this section, we perform the necessary mathematical calculations for the proposed inverter topology.

Non-ST-State
Applying the Kirchhoff's Voltage Law (KVL) to Figure 2, the voltage across inductors L 1P and L 2P are: where: To find the inductor and capacitor currents during the non-ST state, apply the Kirchhoff's Current Law (KCL) on upper impedance network: or: Similarly, for the lower network during the non-ST state: where: V out = V CN Furthermore, the inductor and capacitor currents are: or:

ST-State
Apply KVL to Figure 4, the voltage across the inductors L 1P and L 2P are given as: V out = 0 For inductor and capacitor currents during the ST state, apply the KCL on upper impedance network: or: or:

Calculations of Current, Voltage, Boost Factor and Gain Factor
As per the Volt-Second Balance Principle (VSBP), the net voltage across the inductor remains zero during a period of one switching cycle. Apply the VSBP at upper impedance network across both inductors L 1P and L 2P during a complete switching time period T osc : Energies 2020, 13, 1261 8 of 22 Solve (17) to find out the voltage across inductor L 2P during the non-shoot-through state as: Put the above value V L2P into (18): By solving (20), the voltage across capacitor C P is given as: Similarly, apply the VSBP in lower impedance network across inductors L 1N and L 2N during a complete switching time period T osc : After solving (22) and (23), the voltage across capacitor C N is given as: As both the dc input sources are identical V inp = V inn = V IN , (21) and (24) can be re-written in a general form: As per the Ampere Second Balance Principle (ASBP), the net current through the capacitor remains zero during a period of one switching cycle. Apply the ASBP to capacitor C P in the upper network to find out the current through both inductors L 1P and L 2P : Similarly, for the lower network, apply the ASBP to capacitor C N to find out the current through both inductors L 1N and L 2N : Solve (26) and (27), the average current through L 1P and L 2P is: Similarly, the current through inductors L 1N and L 2N is found as: The boost factor B is given as: (32) or: The overall gain factor G for the proposed inverter topology is given as: This completes the mathematical calculations for the proposed inverter topology.

PWM Signals
The proposed topology is designed for the three-phase three-level inverter; thus, three sine waves with a phase difference of 120 degrees are utilized in the PODSPWM technique [26][27][28][29][30], to generate the Gating Signals (GS) for 12 switches used in the main inverter circuit. The simulation model of the proposed inverter topology is carried out with a 50 Hz frequency for each sinusoidal signal, and the frequency of each triangular signal is kept at 5 kHz. GS for switches in the main inverter circuit is shown in Figure 5.  The GS applied to active switches in the impedance network are illustrated in Figure 6. The GS applied to active switches in the impedance network are illustrated in Figure 6.  The GS applied to active switches in the impedance network are illustrated in Figure 6.

Maximum Constant Boost Control Method (MCBCM)
Although the Maximum Boost Control Method [31] provides a higher value of G with a smaller value of stress across switches Vs; however, due to diversity in the value of D for each switching cycle, it generates the low-frequency ripples in inductor current, which is not desirable [32]. To overcome this situation, and to achieve a higher value of G at lower values of Vs, MCBCM was introduced to provide a constant value of D by using two envelope signals P V and N V . Here, the third harmonic component with a magnitude of 1/6 of the fundamental component is dumped with the sine waves to enhance the range of M . The value of D is given as [32]: The value of M can be increased up to 23 . An increase in the range of M causes a reduction in S V [32]. Due to the numerous advantages of MCBCM over the other boost control methods, MCBCM with PODSPWM is utilized in the Simulink model. The situation is depicted in Figure 7.

Maximum Constant Boost Control Method (MCBCM)
Although the Maximum Boost Control Method [31] provides a higher value of G with a smaller value of stress across switches V s ; however, due to diversity in the value of D for each switching cycle, it generates the low-frequency ripples in inductor current, which is not desirable [32]. To overcome this situation, and to achieve a higher value of G at lower values of V s , MCBCM was introduced to provide a constant value of D by using two envelope signals V P and V N . Here, the third harmonic component with a magnitude of 1/6 of the fundamental component is dumped with the sine waves to enhance the range of M. The value of D is given as [32]: The value of M can be increased up to 2/ √ 3. An increase in the range of M causes a reduction in V S [32]. Due to the numerous advantages of MCBCM over the other boost control methods, MCBCM with PODSPWM is utilized in the Simulink model. The situation is depicted in Figure 7. The boost factor, overall voltage gain, and stress across the switches for the proposed inverter topology are given as: The boost factor, overall voltage gain, and stress across the switches for the proposed inverter topology are given as:

Simulations Results and Discussion
For solid validation of proposed topology, the inverter is simulated with a detailed switching model in discrete time simulations by using the SimPowerSystems toolbox in MATLAB/Simulink, where the conducting and switching losses are considered for the components used in the impedance network and the main inverter circuit. All the simulation results have a strong agreement with the theoretical results. The details of all components and parameters used in the simulation model for the proposed inverter topology are provided in Tables 2 and 3. The proposed topology outperforms the previous techniques and provides an excellent boosting capacity at a very low ST duty ratio with the high modulation index. Table 4 shows the values of the boosting factor against the different values of the ST duty ratio and modulation index.
Detailed simulation results are presented from Figures 8-13. The simulation model is designed for D = 0.2855291 and M = 0.825, and it offers a boost factor of 8.96, which is the same as the theoretical analysis (see (33)). The proposed inverter provides the 343 V pole voltages against the 40 V DC input voltage. The pole voltages are shown in Figure 8.  From (21) and (24), the voltage across capacitors CP V and CN V are the same as the pole voltages, having values of 343 V, and the same results are depicted in Figure 9. This ensures the agreement between the mathematically-calculated and simulation results. The voltages across both capacitors are well balanced. The waveforms for the inductor currents I , I , I , and I are shown in Figure 10. From (21) and (24), the voltage across capacitors CP V and CN V are the same as the pole voltages, having values of 343 V, and the same results are depicted in Figure 9. This ensures the agreement between the mathematically-calculated and simulation results. The voltages across both capacitors are well balanced. The waveforms for the inductor currents L1P I , L2P I , L1N I , and L2N I are shown in Figure 10. I .
Line voltage and phase voltage are shown in Figures 11 and 12, respectively. Line voltages are the difference of the pole voltages having a value of 687 V as depicted in the simulation results. Line voltages and phase voltages (the voltages between the phase and neutral points of star-connected load) are interrelated as:   I .
Line voltage and phase voltage are shown in Figures 11 and 12, respectively. Line voltages are the difference of the pole voltages having a value of 687 V as depicted in the simulation results. Line voltages and phase voltages (the voltages between the phase and neutral points of star-connected load) are interrelated as:  A star-connected resistive load having a resistance of 250 Ω per phase is deployed at the output of the inverter. The waveforms of phase currents are shown in Figure 13, that are in-phase with the voltage, thus improving the power quality.  A star-connected resistive load having a resistance of 250 Ω per phase is deployed at the output of the inverter. The waveforms of phase currents are shown in Figure 13, that are in-phase with the voltage, thus improving the power quality. All the simulation results are identical to the theoretical analysis performed for the inverter.

Comparison with Previous Topologies
Different parameters, i.e., boosting ability, modulation index, duration of ST duty ratio, and voltage stress across switches, are considered for the comparative analysis purposes to show the effectiveness of the proposed topology. A lot of improvements in the aforementioned parameters offered by the proposed topology are found over the previous topologies. Figure 14 compares the boost factor versus modulation index for the proposed and the previous topologies, which indicates that the boost factor of the proposed topology is much higher than that of the previous topologies for the same values of modulation index. The proposed inverter is capable of exhibiting higher boosting ability even at larger values of modulation index. From (21) and (24), the voltage across capacitors V CP and V CN are the same as the pole voltages, having values of 343 V, and the same results are depicted in Figure 9. This ensures the agreement between the mathematically-calculated and simulation results. The voltages across both capacitors are well balanced.
The waveforms for the inductor currents I L1P , I L2P , I L1N , and I L2N are shown in Figure 10. Line voltage and phase voltage are shown in Figures 11 and 12, respectively. Line voltages are the difference of the pole voltages having a value of 687 V as depicted in the simulation results. Line voltages and phase voltages (the voltages between the phase and neutral points of star-connected load) are interrelated as: A star-connected resistive load having a resistance of 250 Ω per phase is deployed at the output of the inverter. The waveforms of phase currents are shown in Figure 13, that are in-phase with the voltage, thus improving the power quality.
All the simulation results are identical to the theoretical analysis performed for the inverter.

Comparison with Previous Topologies
Different parameters, i.e., boosting ability, modulation index, duration of ST duty ratio, and voltage stress across switches, are considered for the comparative analysis purposes to show the effectiveness of the proposed topology. A lot of improvements in the aforementioned parameters offered by the proposed topology are found over the previous topologies. Figure 14 compares the boost factor versus modulation index for the proposed and the previous topologies, which indicates that the boost factor of the proposed topology is much higher than that of the previous topologies for the same values of modulation index. The proposed inverter is capable of exhibiting higher boosting ability even at larger values of modulation index. Energies 2020, 13, x FOR PEER REVIEW 16 of 25 Figure 14. Boost factor versus modulation index.
In addition, the proposed topology is most appropriate to achieve a higher boost factor by utilizing a smaller value of D with a wide range of modulation index. Figure 15 shows a relationship of boost factor versus the ST duty ratio for the proposed and the previous topologies. It can be seen that the proposed topology offers better results, even with smaller values of the ST duty ratio. Thus, this topology can be deployed in applications where higher boost is required with a smaller ST duty ratio. The proposed topology also shows a remarkable boosting ability with lower voltage stress across the switches. Figure 16 shows a graph between stress across switches and voltage gain, for the proposed topology and the previous topologies, indicating that the proposed topology offers much better results. It enables the availability of higher boost without increasing the stress much. Lowering in switching voltage stresses leads to the reduction of the rating of switches and the size of inverter. In addition, the proposed topology is most appropriate to achieve a higher boost factor by utilizing a smaller value of D with a wide range of modulation index. Figure 15 shows a relationship of boost factor versus the ST duty ratio for the proposed and the previous topologies. It can be seen that the proposed topology offers better results, even with smaller values of the ST duty ratio. Thus, this topology can be deployed in applications where higher boost is required with a smaller ST duty ratio.  In addition, the proposed topology is most appropriate to achieve a higher boost factor by utilizing a smaller value of D with a wide range of modulation index. Figure 15 shows a relationship of boost factor versus the ST duty ratio for the proposed and the previous topologies. It can be seen that the proposed topology offers better results, even with smaller values of the ST duty ratio. Thus, this topology can be deployed in applications where higher boost is required with a smaller ST duty ratio. The proposed topology also shows a remarkable boosting ability with lower voltage stress across the switches. Figure 16 shows a graph between stress across switches and voltage gain, for the proposed topology and the previous topologies, indicating that the proposed topology offers much better results. It enables the availability of higher boost without increasing the stress much. Lowering in switching voltage stresses leads to the reduction of the rating of switches and the size of inverter. The proposed topology also shows a remarkable boosting ability with lower voltage stress across the switches. Figure 16 shows a graph between stress across switches and voltage gain, for the proposed topology and the previous topologies, indicating that the proposed topology offers much better results. It enables the availability of higher boost without increasing the stress much. Lowering in switching voltage stresses leads to the reduction of the rating of switches and the size of inverter.    Figure 18 demonstrates the relationship between boost factor and voltage gain and exhibits that the proposed topology offers the higher voltage gain against the appropriate value of boost factor due to the availability of higher modulation index, whereas, with previous topologies, significantly lower voltage gain can be achieved from the given boost factor. It can be seen from the graph that with the proposed topology, the values of voltage gain are near the corresponding values of the boost factor.      Figure 18 demonstrates the relationship between boost factor and voltage gain and exhibits that the proposed topology offers the higher voltage gain against the appropriate value of boost factor due to the availability of higher modulation index, whereas, with previous topologies, significantly lower voltage gain can be achieved from the given boost factor. It can be seen from the graph that with the proposed topology, the values of voltage gain are near the corresponding values of the boost factor.   Figure 18 demonstrates the relationship between boost factor and voltage gain and exhibits that the proposed topology offers the higher voltage gain against the appropriate value of boost factor due to the availability of higher modulation index, whereas, with previous topologies, significantly lower voltage gain can be achieved from the given boost factor. It can be seen from the graph that with the proposed topology, the values of voltage gain are near the corresponding values of the boost factor.    Figure 18 demonstrates the relationship between boost factor and voltage gain and exhibits that the proposed topology offers the higher voltage gain against the appropriate value of boost factor due to the availability of higher modulation index, whereas, with previous topologies, significantly lower voltage gain can be achieved from the given boost factor. It can be seen from the graph that with the proposed topology, the values of voltage gain are near the corresponding values of the boost factor.   In Figure 19, a graph is plotted between BV in /GV in versus the voltage gain, showing clearly that the proposed topology offers better results as compared to previous topologies. In Figure 19, a graph is plotted between BVin/GVin versus the voltage gain, showing clearly that the proposed topology offers better results as compared to previous topologies. The simulation results ensure the superiority of the proposed inverter topology over the existing ones. These simulation results can easily be translated into mathematical relations.
In a nutshell, mathematically speaking, a detailed comparison of all such parameters is shown in Table 5. On taking any combination of the input parameters, the output parameters (column 1 of Table 5) are found improved for the proposed topology over the existing ones, just like the simulation results.  The simulation results ensure the superiority of the proposed inverter topology over the existing ones. These simulation results can easily be translated into mathematical relations.
In a nutshell, mathematically speaking, a detailed comparison of all such parameters is shown in Table 5. On taking any combination of the input parameters, the output parameters (column 1 of Table 5) are found improved for the proposed topology over the existing ones, just like the simulation results. Boost Factor

Stress Across Switches
Efficiency analysis of the proposed inverter topology is also performed and compared with the previous topologies. Table 6 shows the values of components/parameters used for the analysis. For comparison purposes, they are assumed to be the same for all the topologies. For the simplicity of efficiency analysis, the power losses across the inductors, capacitors, diodes, and active switches (where applicable) due to parasitic resistance of inductors and capacitors, the forward voltage drop of diodes, and on-resistance of active switches are considered.  Table 7 shows the equivalent circuits during the NST and ST state of the topologies to be compared. Correspondingly, the power losses that occur across the inductors, capacitors, diodes, and active switches (where applicable) during NST and ST were calculated by utilizing the technique given in [33,34], Expressions of U series (U 1 , U 2 , U 3 , and U 4 ), V series (V 1 , V 2 , V 3 , and V 4 ), W series (W 1 , W 2 , W 3 and W 4 ), and Z series (Z 3 , Z 4 ) in Table 7 show the power losses across the inductors, capacitors, diodes, and active switches during NST and ST state, respectively.
The efficiency of each topology against the overall voltage gain is computed. As can be observed from Figure 20, efficiency curves of all considered topologies are comparable with one another with a minor difference. The proposed topology offers more than 90% efficiency with a voltage gain of up to 10. With this level of efficiency, it offers several advantages in the form of higher boosting ability, lesser voltage stresses across the switches, lower shoot-through duty ratio, availability of higher modulation index, and improved quality of output waveform by reducing the THD. The reduction in voltage stresses across the switches ensures the utilization of lower rating components/devices even for a higher voltage gain, whereas in the previous topologies, the stresses across the devices drastically increase as the voltage gain increases, as depicted in Figure 16. This situation demands an enormous increase in the rating of components/devices used in previous topologies of the inverter, which leads to a tremendous increase in the cost of components/devices and the size of the inverter, which makes it bulky.
To extend our discussion further, by utilizing Table 5 and Figures 16-20, a detailed comparison of the proposed inverter topology with the previous inverter topologies in terms of overall efficiency, stresses across switches, rating of components/devices, cost, and size is performed and depicted in Figure 21, for a voltage gain of 10 (this voltage is taken as a sample, although the analysis for other values is also true).
It is clear from the comparison that the proposed topology is more feasible for the practical applications as compared to the previous topologies, especially when more voltage gain and boosting ability are required and when cost, size, and lower rating of components are the main concerns. Since the proposed topology belongs to the ZSI family, it finds its applications where all other ZSI are applicable, such as in variable speed drive systems, grid-connected photovoltaic systems, distributed generation systems, hybrid electric vehicles, laminators, conveyor belts, and so on [35][36][37].        (1 2 )

Hybrid Extended Boost QZSI [23]
LC-based NPCI [22]  (1 2 ) LC-based NPCI [22]  (1 2 ) Proposed Topology of Inverter   P44+P45+VoutI load × 100% in voltage stresses across the switches ensures the utilization of lower rating components/devices even for a higher voltage gain, whereas in the previous topologies, the stresses across the devices drastically increase as the voltage gain increases, as depicted in Figure 16. This situation demands an enormous increase in the rating of components/devices used in previous topologies of the inverter, which leads to a tremendous increase in the cost of components/devices and the size of the inverter, which makes it bulky. To extend our discussion further, by utilizing Table 5 and Figures 16 to 20, a detailed comparison of the proposed inverter topology with the previous inverter topologies in terms of overall efficiency, stresses across switches, rating of components/devices, cost, and size is performed and depicted in Figure 21, for a voltage gain of 10 (this voltage is taken as a sample, although the analysis for other values is also true). Diode Assisted QZSI [23] Hybrid Extended Boost QZSI [23] LC based NPCI [22] Proposed Topology of Inverter  To extend our discussion further, by utilizing Table 5 and Figures 16 to 20, a detailed comparison of the proposed inverter topology with the previous inverter topologies in terms of overall efficiency, stresses across switches, rating of components/devices, cost, and size is performed and depicted in Figure 21, for a voltage gain of 10 (this voltage is taken as a sample, although the analysis for other values is also true). Diode Assisted QZSI [23] Hybrid Extended Boost QZSI [23] LC based NPCI [22] Proposed Topology of Inverter

Conclusions
This research work focused on the development of the three-level high voltage gain NPCI topology to boost up the DC voltage at the desired level and offers the three-level AC output in a single stage. It also detained all the merits of previous topologies of three-level NPCZSI/QZSI, such as continuity in input current and voltage balance across the capacitors. The results validated that the proposed topology ensures the remarkable boosting ability by utilizing the smaller duration of ST state and higher range of modulation index, which enables it to keep the lower stresses across the devices even at higher values of voltage gain; that is the most desirable feature for low voltage applications. The proposed topology has a slightly lower efficiency compared to other topologies; however, it reduces cost and size by utilizing the low rating components at higher voltage gain operations. This unique feature makes it more feasible for practical applications as compared to other topologies that oblige the higher rating components for their operation; this drawback associated with previous topologies not only affects the cost of the inverter but also makes the size of inverter bulky and voluminous.