



# Article Bidirectional Six-Pack SiC Boost–Buck Converter Using Droop Control in DC Nano-Grid

Yeonwoo Kim <sup>1</sup> and Sewan Choi <sup>2,\*</sup>

- <sup>1</sup> Department of Automotive Parts, Busan Machinery Research Center, Korea Institute of Machinery & Materials, Busan 46744, Republic of Korea; woo@kimm.re.kr
- <sup>2</sup> Department of Electrical & Information Engineering, Seoul National University of Science and Technology, Seoul 01811, Republic of Korea
- \* Correspondence: schoi@seoultech.ac.kr

Abstract: This paper proposes a bidirectional boost–buck converter employing a six-pack SiC intelligent power module using droop control in DC nano-grids. The topology is constructed as a cascaded structure of an interleaved boost converter and buck converter. A six-pack SiC intelligent power module (IPM), which is suitable for the proposed cascaded structure, is adopted for high efficiency and compactness. A hybrid control scheme, in which holding a particular switch always results in a turn-off or turn-on state according to the boost mode and the buck mode, is employed to reduce the switching losses. By applying the hybrid control scheme, the number of switching operations of the switches can be minimized. Since switchover of the current controller is not required, smooth transition is enabled not only from the buck mode to the boost mode but also vice versa. As a parallel control, a secondary control is employed with DC droop control, which has a trade-off relationship between voltage sag and current sharing. It is possible to enhance the accuracy of current sharing while effectively regulating the DC link voltage without voltage sag. This is verified experimentally using two modules as laboratory prototypes, of which the power rating is 20 kW each.

Keywords: DC nano-grid; droop control; bidirectional boost-buck converter; six-pack SiC-IPM; ESS

# 1. Introduction

With the increasing demand for distributed power generation systems and energy storage systems (ESS) in remote islands and mountainous areas, research on small-scale power grids has been actively underway [1-10]. Nano-grids also fall into the category of small-scale power grids; their rated power is 1 MW or less, which is lower than that of micro-grids [11,12]. DC nano-grids do not experience issues related to stability, frequency, synchronization, and reactive power, unlike AC nano-grids. DC nano-grids are also advantageous in that they allow DC power generation systems, such as solar photovoltaic (PV) systems and fuel cells, to feed DC loads without secondary power conversion [13,14]. Figure 1 presents the overall structure of a DC nano-grid system composed of ESS, PV systems, uninterruptible power supplies (UPS), electric vehicles (EV), and DC loads. In general, when the grid voltage is three-phase 380 V, the DC link voltage ranges from 750 V to 800 V. DC–DC converters are designed to cover a wide range of voltages in order to allow the use of various types of batteries, which can be employed in ESS or EV. Moreover, bidirectional converters have a very important role in DC nano-grids. The representative topology of a bidirectional converter is DAB, and research on bidirectional converters, such as the various control methods of DAB and variants of DAB hardware, is being actively conducted [15–20]. However, in order to apply the various batteries used in ESS and EV to DC nano-grids, a buck-boost-type topology is needed, rather than a buck-type or boosttype topology. This is due to it being used to cope with cases where the battery voltage is higher or lower than the DC link voltage when the DC link voltage is fixed. Furthermore, it is worth noting that DC-DC converters are required to be able to step up and step down the



Citation: Kim, Y.; Choi, S. Bidirectional Six-Pack SiC Boost–Buck Converter Using Droop Control in DC Nano-Grid. *Sensors* 2023, 23, 8777. https://doi.org/ 10.3390/s23218777

Academic Editors: Hossam A. Gabbar, Jinhao Meng, Xu Liu and Xiaoyu Li

Received: 22 August 2023 Revised: 22 September 2023 Accepted: 12 October 2023 Published: 27 October 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). voltage during both the charging and discharging of batteries [21,22]. Converters, which allow for bidirectional power flow and are able to step up and step -down the voltage while charging and discharging, include the synchronous rectification buck–boost converter, the Ćuk converter, and the SEPIC converter. However, these converters have a disadvantage; the voltage rating of their switch corresponds to the sum of input and output voltages, thereby it is very high [23–29].



Figure 1. Structure of DC nano-grid system.

In contrast, a cascaded converter is not only capable of bidirectional operations and stepping up and stepping down the voltage during charging and discharging but the voltage rating of its switch is also low. Therefore, cascade-type converters for voltage stepping up/down are suitable for applying the various batteries used in ESS or EV to the DC nano-grid. Cascaded converters can be classified into cascaded buck-boost converters and cascaded boost-buck converters according to the combination order. In general, an interleaving method is applied to decrease the current rating of the switch, which makes switch selection easier and reduces the volume of passive devices. The conventional cascaded buck-boost converter is interleaved, and its topology is presented in Figure 2a. In general, modular switching devices are preferred to obtain converters with a higher efficiency and a more compact structure. Thus, six-pack intelligent power modules (IPM) are often employed. However, IPM cannot be used in an optimum manner in a cascaded buck-boost converter, because the number of MOSFETs are mismatched. The converter requires both the input and output stages to have the same number of phases for interleaving. Even though the interleaving cascaded buck-boost converter transforms asymmetrically, as shown in Figure 2b,c, the IPM is not used optimally, since high-side MOSFET ( $Q_1$ ,  $Q_3$ ,  $Q_5$ ) drains are disconnected partially. In Figure 2b, the drains of  $Q_1$ and  $Q_3$  are disconnected, and the drains of  $Q_3$  and  $Q_5$  are disconnected in Figure 2c. In order to use the six-pack IPM optimally, high-side MOSFET drains should be connected to each other.



**Figure 2.** Interleaving cascaded buck–boost converter: (**a**) Symmetrical structure, (**b**,**c**) Asymmetrical structure.

Meanwhile, in DC nano-grids, converters are often modularized for various reasons, for example, better capacity scalability, easier system maintenance, and improved reliability [30,31]. Modular converters require parallel operation control methods for accurate current sharing. Among the parallel operation techniques, droop control is advantageous in that it requires no communication between modules to achieve load sharing and can be installed wherever necessary regardless of site conditions [32,33]. However, load sharing between modules may be inaccurately conducted due to differences in the line impedances connecting the converter to the load, thereby leading to voltage sag [34–36].

This paper proposes a high-efficiency bidirectional modular converter with a wide voltage range capable of the stepping up and stepping down the voltage. The converter modules are connected in parallel for current sharing, and each module is constructed to have a cascaded structure comprising a two-phase interleaved boost converter and a single-phase buck converter. In order to make the converter higher in efficiency and more compact in structure, modular devices are preferred. Among them, a six-pack SiC-based IPM is optimally employed through the proposed topology configuration. In addition, a hybrid switching control scheme, in which a particular switch always held in a turn-off or turn-on state according to the boost mode and buck mode is applied to minimize the number of switching operations, thereby reducing switching losses. Each converter module is controlled using an algorithm, for which the switchover of the current controller is not required. This enables the smooth transfer from the buck mode to the boost mode and vice versa. Furthermore, the application of parallel control, combined with the DC droop control and secondary control algorithms, is found to increase the accuracy of current sharing while enhancing the ability of the system to compensate for voltage sag.

Sections 2 and 3 of this paper are described as the structure and configuration of the proposed DC nano-grid system and the bidirectional converter, respectively. In Section 4, a description of parallel operation control is provided. The experimental results are presented and discussed in Section 5, and the performance of two 20 kW prototypes are experimentally verified.

# 2. DC Nano-Grid System

The design specifications of the DC nano-grid system proposed in this paper are summarized in Table 1.

|                 | Parameter               | Value          |
|-----------------|-------------------------|----------------|
| PV              | Voltage range           | 225–830 V      |
|                 | Input power             | 120 kW         |
| Battery         | Voltage range           | 225–830 V      |
|                 | Input power             | 80 kW          |
| DC-DC Converter | Output power            | 20 kW          |
|                 | DC-link voltage         | 700–750 V      |
|                 | Nominal DC-link voltage | 750 V          |
|                 | Efficiency              | 98.5% (@20 kW) |
|                 | Charging method         | CC, CP, and CV |

Table 1. Specification of the DC nano-grid system.

Figure 3 illustrates the power flow of the overall system, which is composed of ESS, PV generators, grid, and loads. For the current sharing of the 80 kW ESS, four 20 kW bidirectional converters are connected in parallel. Figure 3a shows the case where the grid is connected properly. In this case, the AC–DC converter controls the DC link voltage. When the amount of load exceeds the amount of power generated by the PV system, the DC–DC converter of the ESS feeds the load through constant power (CP) control. In contrast, when the amount of load is smaller than the amount of power generated by the PV system, the DC–DC converter charges the battery through constant current–constant voltage (CC–CV) control. Figure 3b shows the case wherein the electrical power goes out unexpectedly. This causes the grid to be shut down. In this case, the converter of the ESS controls the DC link voltage. In order to increase the performance of current sharing between the converter modules while improving the system's ability to compensate for the DC link voltage sag, DC droop control and secondary control algorithms are applied. When the amount of load is larger than the amount of PV power generation, the converters discharge the battery, and when the amount of load is smaller than the amount of PV power generation, the converters then charge the battery.



**Figure 3.** Islanding test scheme in dc nano-grid system: (a) Case of the grid connected, (b) Case of islanding.

## 3. Proposed Bidirectional Converter

# 3.1. Topology Selection

The DC link voltage is 750 V, while the battery voltage ranges from 225 to 830 V; hence, the DC–DC converter is required to not only allow for bidirectional power flow but also to buck and boost the voltage. Among converters capable of stepping up/stepping down the voltage in bidirectional power flow are cascaded converters. Cascaded converters can be classified into cascaded buck–boost converters and cascaded boost–buck converters

depending on the combination order. The cascaded buck-boost converter has a cascaded structure of a buck converter in the first stage and a boost converter in the second stage. In contrast, the cascaded boost-buck converter has a cascaded structure of a boost converter in the first stage and a buck converter in the second stage [37–39]. Among them, the cascaded buck-boost converter additionally requires a filter due to its larger battery current ripple [40–42]. Moreover, when the cascaded buck–boost converter is interleaved and employs a six-pack IPM, the IPM cannot be used in an optimum manner. This is because the number of MOSFETs is mismatched. The converter requires both the input and output stages to have the same number of phases for interleaving. Even though the interleaving cascaded buck-boost converter transforms asymmetrically, the IPM is not used optimally. This is because high-side drains are disconnected partially. In order to use the six-pack IPM optimally, high-side MOSFET drains should be connected to each other. In contrast, the cascaded boost–buck converter has a smaller current ripple compared to the cascaded buck–boost converter, since input and output inductors act as filter. When interleaving is applied, the cascaded boost-buck converter, which is symmetrical in structure, cannot use the IPM optimally, because the number of MOSFETs is mismatched. However, the cascaded boost-buck converter, which is asymmetrical in structure, allows different numbers of phases for the input and output stages. Therefore, it is possible to optimally use a commercial six-pack IPM. Figure 4 shows the proposed bidirectional DC–DC converter with a cascaded structure comprising a two-phase interleaved boost converter and a single-phase buck converter.



Figure 4. Proposed bi-directional boost-buck converter.

Figure 5 shows a commercial SiC-based six-pack IPM composed of a SiC MOSFET. The IPM and its schematic diagram are presented as Figure 5a,b, respectively. The SiC MOSFET has good characteristics of switching and conducting. SiC has a lower drift layer resistance internally than Si-based switches and does not need to inject minority carriers to lower the on-resistance per unit area; high-speed switching is possible. Moreover, SiC has a higher doping concentration than Si-based switches, so it is possible to achieve low on-resistance [43–45]. PMF75-120-S002 (MITSUBISHI Electric Co. Ltd., Tokyo, Japan) is applied. The IPM is embedded with gate drivers and protection circuits; it also contains a relatively small number of parasitic components. The rated voltage is 1200 V, and the rated current is 75 A. The maximum current in the switch of the proposed converter is 63 A in the boost mode and 34 A in the buck mode. In other words, the converter proposed for using the IPM is suitable.



Figure 5. SiC-IPM: (a) IPM, (b) IPM Schematic diagram.

In order to compare switch losses under the same conditions, the cascaded buck-boost converter's topology is modified asymmetrically, as shown in Figure 2c, and is compared with the proposed converter. The reason for choosing the topology as shown in Figure 2c, instead of the topology shown in Figure 2a,b, is that conduction loss is lowest among the three cases and the number of switches is lower than that in the symmetrical structure. Hybrid switching is known to minimize the number of switching operations according to the boost mode and buck mode, thereby reducing switching losses and achieving high efficiency. With hybrid switching applied to the topologies of Figure 2c and the proposed converter, Figure 2c and the proposed converter are compared with regard to the maximum voltage and current of the switch, parameters of inductors and capacitors, and also to the necessity of an additional filter as shown in Table 2. The total number of switches is the same, but the number of inductors and capacitors is greater in the proposed topology than in Figure 2c's topology. In general, passive devices account for a large portion of the overall volume of the converter. Given that the proposed topology has a small battery current ripple and does noy require the addition of a filter, the proposed topology is similar to the topology shown in Figure 2c in terms of volume.

| Parameter                                             |                                                            | Figure 2c                                             | Proposed                                              |
|-------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| Switch                                                | V <sub>peak</sub> , I <sub>peak</sub><br>(No. of switches) | 830 V, 63 A (2)<br>830 V, 20 A (2)<br>750 V, 63 A (2) | 750 V, 63 A (2)<br>830 V, 63 A (2)<br>830 V, 34 A (2) |
| -                                                     | Total number                                               | 6                                                     | 6                                                     |
| Capacitor                                             | I <sub>rms</sub><br>(No. of switches)                      | 27 uF, 27 A, (1)<br>125 uF, 2.2 A, (1)                | 27 uF, 2.2 A, (2)<br>125 uF, 27 A, (1)                |
| Inductor                                              | I <sub>rms</sub><br>(No. of switches)                      | 600 uH, 56 A, (2)                                     | 600 uH, 56 A, (2)<br>600 uH, 33 A, (1)                |
| Necessity of additional filter<br>on input and output |                                                            | Yes                                                   | No                                                    |

Table 2. Comparison of topology.

Figure 6 shows a comparison of estimated power losses resulting from the switches using Equations (1) and (2) [46,47] when hybrid switching is applied to both topologies.

$$P_{switching} = [0.5I_D V_{DS} f_{sw} (t_{on} + t_{off})] + [0.5C_{oss} V_{DS}^2 f_{sw}]$$
(1)

$$P_{conduction} = I_{rms}^2 R_{DS(on)} \tag{2}$$



Figure 6. Comparison of calculated loss: (a) Conduction loss, (b) Switching loss.

The conduction losses of the two topologies are compared in Figure 6a. The proposed topology shows a smaller conduction loss due to a lower switch current. As shown in Figure 6b, there is no significant difference in the switching loss because hybrid switching is equally applied to both topologies.

## 3.2. Hybrid Switching Technique

In the proposed converter, switches in each leg operate in a complementary manner. Instead of operating all six switches each time, the proposed converter allows switches to operate through hybrid switching, as shown in Figure 7. Main duties  $D_1 \sim D_3$  are matched with main switches  $Q_2$ ,  $Q_4$ , and  $Q_5$ , respectively. With the battery as an input and the DC link as an output, in the boost mode, switches from  $Q_1$  to  $Q_4$  execute switching operations,  $Q_5$  remains turned on, and  $Q_6$  remains turned off, as shown in Figure 7a. During boost mode, the voltage of the capacitor  $V_{dc}$ , of which the middle position of the topology, is equivalent to the DC link voltage. In the buck mode, as shown in Figure 7b, switches  $Q_5$  and  $Q_6$  perform switching operations,  $Q_1$  and  $Q_3$  remain turned on, and  $Q_2$  and  $Q_4$ , remain turned off. During buck mode, the voltage of capacitor  $V_{dc}$  is equivalent to the battery voltage. In contrast, with the DC link as an input and the battery as an output, the switching patterns are reversed. In other words, switching operation in the boost mode proceeds as shown in Figure 7b, and switching operation in the buck mode proceeds as shown in Figure 7a. This paper discusses the proposed topology and control scheme, based on batteries as input and DC links as output.



Figure 7. Operation mode for hybrid switching: (a) Boost mode, (b) Buck mode.

Hybrid switching is applied to the proposed bidirectional converter to minimize the number of switching operations according to the buck mode and boost mode. Thereby, switching losses are reduced. Furthermore, the converter would constitute a two-stage converter with a slow output response if all six switches operated together each time, as employed in the conventional method. Hybrid switching enables the converter to operate in a single-stage configuration. As a result, the converter's output response is faster compared to that of the conventional method. However, a large transient may occur during the transition between buck mode and boost mode, leading to overvoltage, overcurrent, and

switch failure. Thus, it is necessary to employ a control algorithm to implement a smooth transition between buck mode and boost mode.

# 3.3. Control Algorithm to Implement Seamless and Autonomous Mode Transition

Figure 8 shows a control algorithm designed to enable a seamless and autonomous mode transition from the buck mode to the boost mode and vice versa. It is composed of two voltage controllers and three current controllers, which achieved average value control using a conventional PI (Proportional–Integral) compensator. Each compensator is saturated or activated, depending on the operation mode of the proposed converter. When the saturated compensator becomes activated, a cumulative error from the saturated integrator may lead to the malfunction of the compensator. In order to prevent malfunction, anti-windup is applied. The parameters of control are listed in Table A1 of Appendix A.



Figure 8. Control algorithm of the proposed converter.

When the grid works properly, the external feedback loop is connected to the battery voltage ( $V_{Bat}$ ) controller, point (C) in Figure 8. However, in the case of grid failure, the external feedback loop is connected to the DC link voltage ( $V_{Link}$ ) controller, point (F), in order to execute DC link voltage control. Moreover, the internal feedback loop conducts current control according to the reference value of battery current  $I_{B_ref}$  required by the external feedback loop. In order to keep each phase current of the interleaved boost converter well balanced, the inductor current of each phase ( $i_{L1}$  and  $i_{L2}$ ) is controlled, through using each current controller. Furthermore, the feed-forward duties  $d_{buck,ff}$  and  $d_{boost,ff}$  are added to the internal feedback loop to improve control performance and disturbance suppression performance. The feed-forward duties  $d_{buck,ff}$  and  $d_{boost,ff}$ , which range from 0 to 1, are as described in Equations (3) and (4). This means that when the value of  $d_{buck,ff}$  or  $d_{boost,ff}$  exceeds 1, it is saturated to 1. Furthermore, it is saturated to 0 when the value is below 0.

$$d_{boost,ff} = 1 - \frac{V_{Bat}}{V_{Link}} \ (0 \le d_{boost,ff} \le 1)$$
(3)

$$d_{buck,ff} = \frac{V_{Link}}{V_{Bat}} \quad (0 \le d_{buck,ff} \le 1) \tag{4}$$

The inductor current  $i_{L3}$  of the buck converter is controlled according to the predicted current  $i_{L3}^{\wedge}$ , which is obtained from the combination of Equations (3) and (4).  $i_{L3}^{\wedge}$  is calculated as described in Equation (5).

$$I_{L3}^{\wedge} = \frac{1 - d_{boost,ff}}{d_{buck,ff}} \cdot I_{Bat}$$
(5)

In order to assist the saturation or activation of the current control compensator, saturation parameters  $\varepsilon_{\text{force,sat,buck}}$  and  $\varepsilon_{\text{force,sat,boost}}$  are used in the internal feedback loop.

The parameters  $\varepsilon_{\text{force,sat,buck}}$  and  $\varepsilon_{\text{force,sat,boost}}$  make the current controller saturated forcibly in the buck mode and boost mode, respectively. The value of parameters is varied from 0 to the value, which is sufficient to saturate the compensator. The  $\varepsilon_{\text{force,sat,buck}}$  is in proportion to the difference between  $V_{dc}$  and  $V_{\text{Link}}$ , and the  $\varepsilon_{\text{force,sat,boost}}$  is in proportion to the difference between  $V_{dc}$  and  $V_{\text{Bat}}$ . Considering that  $V_{dc}$  is equal to  $V_{\text{Link}}$  in the boost mode and equal to  $V_{\text{Bat}}$  in the buck mode, the saturation parameter values are as shown in Table 3. During boost mode,  $i_{\text{L1}}$  and  $i_{\text{L2}}$  current controllers are activated because  $\varepsilon_{\text{force,sat,buck}}$ is 0. Moreover, the  $i_{\text{L3}}$  current controller is saturated due to the influence of  $\varepsilon_{\text{force,sat,buck}}$ as a result,  $Q_5$  remains turned on and  $Q_6$  remains turned off during boost mode, since  $D_3$ is saturated to the value 1. In contrast, the  $i_{\text{L3}}$  current controller is activated and  $i_{\text{L1}}$  and  $i_{\text{L2}}$ current controllers are saturated during buck mode. Likewise,  $Q_2$  and  $Q_4$  remain turned off and  $Q_1$  and  $Q_3$  remain turned on because  $\varepsilon_{\text{force,sat,boost}}$  is 0, and  $\varepsilon_{\text{force,sat,buck}}$  is sufficient to be saturated.

Table 3. Saturation parameter value according to boost mode and buck mode.

| Saturation Parameter           | Boost Mode   | Buck Mode    |
|--------------------------------|--------------|--------------|
| $\varepsilon_{force,sat,buck}$ | 0            | $\alpha^{1}$ |
| Eforce,sat,boost               | $\alpha^{1}$ | 0            |

<sup>1</sup> Sufficient value to saturate the compensator.

Figure 9 shows simulated waveforms obtained during the seamless transition between buck and boost mode. As shown in Figure 9, seamless transition between buck and boost modes is possible, because the switchover of the current controller is not required. The simulated power rating of charging or discharging the battery is 20 kW, the DC link voltage is 750 V, and the battery voltage is varied between 225 V and 830 V. The battery current, which is sum of  $i_{L1}$  and  $i_{L2}$ , is controlled while the battery voltage changes. Figure 9a shows that the battery voltage  $V_{Bat}$  increases from 225 V to 830 V, due to charging of the battery. While  $V_{Bat}$  increases, mode transition occurs from the boost mode to the buck mode. Contrastively, Figure 9b shows the decrease in the battery voltage due to discharging and also shows the mode transition from the buck mode to the boost mode. In the boost mode, considering that the feed-forward  $d_{buck,ff}$  becomes 1 and the influence of  $\varepsilon_{force,sat,boost}$ ,  $D_3$  is saturated to 1. Thus,  $Q_5$  remains turned on and  $Q_6$  remains turned off. Meanwhile, switches from  $Q_1$  to  $Q_4$  execute switching operations since the values of  $D_1$  and  $D_2$  fall within the range of the triangle wave, which is a carrier of PWM.

In contrast, during buck mode,  $Q_5$  and  $Q_6$  execute switching operations, because  $D_3$  falls within the range of the carrier for PWM. Furthermore, given that the feed-forward  $d_{\text{boost,ff}}$  becomes 0 and the influence of  $\varepsilon_{\text{force,sat,buck}}$ ,  $D_1$  and  $D_2$  are saturated to 0. As a result,  $Q_1$  and  $Q_3$  remain turned on;  $Q_2$  and  $Q_4$  remain turned off. It is found that seamless and autonomous transition between buck and boost modes is achieved because the switchover of the current controller is not required regardless of the step-up or step-down situation. Figure 10 shows simulated waveforms obtained during transition from discharging to charging and vice versa. Figure 10a,b are obtained during boost mode and during buck mode, respectively. Seamless transition between charging and discharging of the battery is possible due to the original characteristic of the bidirectional topology.



**Figure 9.** Simulated waveforms for mode transition: (**a**) During charging battery, (**b**) During discharging battery.



**Figure 10.** Simulated waveforms for transition from discharging to charging and vice versa: (**a**) During boost mode, (**b**) During buck mode.

# 4. Parallel Operation Using DC Droop Control

In general, the current sharing performance between modules is degraded due to a difference in line impedance during parallel operation. In order to overcome the degradation, droop control using virtual impedance is applied. Droop control is a distributed parallel operation method, and it is controlled by calculating the reference value of voltage according to the output current of each converter. Moreover, the droop control has an advantage in that it does not require a communication between modules to achieve load sharing. This is because there is a profile between the output current of each converter and the output voltage, using virtual resistance. As a result, it is possible to install it wherever necessary regardless of site conditions.

Figure 11a shows a brief configuration of the parallel connection for circuit modules to analyze droop control. According to the difference between line resistances  $R_{\text{Line1}}$  and  $R_{\text{Line2}}$  and also the difference between virtual resistances  $R_{d1}$  and  $R_{d2}$  of each converter, the output currents  $i_{o1}$  and  $i_{o2}$  of each converter are unbalanced, as shown in Figure 11b. Furthermore, if virtual resistance is much larger than line resistance, the output currents  $i_{o1}$ and  $i_{02}$  are the same because it is possible to neglect the line resistance, in the case of equal virtual resistance. The output voltage  $V_0$  when droop control is applied can be expressed as shown in Equation (6).  $V_{\rm o}^* = V_{\rm Link}^* - R_{\rm d} \cdot i_{\rm oN}$ 

DC-DC #1  

$$R_{d1}$$
  $R_{Line1}$   $R_{Line2}$   $R_{d2}$   
 $R_{d2}$   $R_{d2}$   $R_{d1}$   $R_{Line1}$   $R_{Line2}$   $R_{d2}$   $R_{d2$ 

Figure 11. Simplified module for DC droop control: (a) Configuration of parallel connection for dc-dc converters, (b) DC droop curve.

Equation (6) serves as a profile in droop control. The reference value of  $V_0$  is a voltage set point  $V_0^{\dagger}$ . The voltage set point is adjusted and controlled according to the output current for load current sharing. However, load sharing between converter modules may be inaccurately conducted due to differences in the line resistance. Thus, it is important to adjust the virtual resistance appropriately.

Figure 12 shows the droop slopes resulting from the difference between the line resistances and the difference between virtual resistances. Figure 12a shows case 1, for which the offset error  $\Delta V_n$  is 0 and the line resistances are different from each other. In contrast, Figure 12b shows case 2, in which the offset error is not 0 and the line resistances are the same. The solid line indicates the case where the virtual resistance  $R_d$  is smaller, while the dotted line indicates the case where the virtual resistance  $R_d$  is larger.



**Figure 12.** Droop slope with current sharing performance depending on slope gain  $(R_d)$ : (a) Case 1  $(R_{\text{Line1}} \neq R_{\text{Line2}}, \Delta V_n = 0), (\mathbf{b}) \text{ Case 2} (R_{\text{Line1}} = R_{\text{Line2}}, \Delta V_n \neq 0).$ 

The difference between  $i_{01}$  and  $i_{02}$  is smaller than the difference between  $i_{01}$  and  $i_{02}$ . In other words, the load sharing performance is better in the case of  $R_d$ ' than in the case of  $R_d$ . Assuming that the virtual resistance is smaller, the effect of line resistance becomes

(6)

larger. It should be noted that this leads to a degradation in load sharing performance. In contrast, if the virtual resistance is larger, load sharing performance may be improved, but the amount of the voltage sag increases, as is the case when  $V_{\text{Link}}$  is lower than  $V_{\text{Link}}$ . The trade-off relationship between load sharing performance and voltage sag is affected by a difference in virtual resistance. In order to relieve the trade-off relationship, secondary control is used with droop control. Secondary control is a method used to prevent voltage sag, which occurs when the virtual resistance is large in droop control.

Figure 13 shows the algorithm of DC droop control with secondary control. In secondary control, the central controller controls the DC link voltage, which has been reduced, in order to compensate for the DC link voltage. The central controller transmits the compensation value  $\Delta V_{\text{Link}}$  to each converter's controller, through low-bandwidth network communication. As a result, the value  $\Delta V_{\text{Link}}$  is added to the voltage set point  $V_{0}^*$ .

#### communication Secondary control – DC link voltage restoration loop $V_{Link}$ $V_{Link}$ $V_{Link}$ $V_{Link}$ $V_{Link}$ $PI \rightarrow \Delta V_{Link}$ $V_{Link}$ $V_{Link}$

Low-bandwidth

Figure 13. DC droop control with the secondary control algorithm.

Figure 14 shows the droop slope with secondary control. As in Figures 12a,b and 14a shows case 1, for which the offset error  $\Delta V_n$  is 0 and the line resistances are different from each other. Additionally, Figure 14b shows case 2, for which the offset error is not 0 and the line resistances are the same. The solid lines and dotted lines indicate cases before and after the application of secondary control, respectively. As a result, the compensation of the voltage sag is achieved using secondary control with the DC droop control without degradation in the load sharing performance.



**Figure 14.** Droop slope with secondary control: (a) Case 1 ( $R_{\text{Line1}} \neq R_{\text{Line2}}, \Delta V_n = 0$ ), (b) Case 2 ( $R_{\text{Line1}} = R_{\text{Line2}}, \Delta V_n \neq 0$ ).

# 5. Experimental Results

In order to verify the performance and feasibility of the proposed bidirectional converter intended for the DC nano-grid system, a set of two 20 kW prototype modules are manufactured and configured, as shown in Figure 15. The overall dimensions of one set are 650 mm  $\times$  445 mm  $\times$  130 mm (37.6 L). A dual-core DSP TMS320F28377D is used as a digital controller, and each module is controlled by one core.



Figure 15. Prototype of proposed converter, which set of two 20 kW modules.

Figure 16 shows experimental waveforms of the proposed converter during the discharging operation. To be more specific, the experimental waveform during boost mode is presented in Figure 16a, and the waveform during buck mode is shown in Figure 16b. The experimental result of Figure 16a confirms that there is no ripple component in the inductor current  $i_{L3}$  of the buck converter parts, and ripple components are found in the inductor currents  $i_{L1}$  and  $i_{L2}$  of the boost converter parts in the boost mode. This is because the hybrid switching control scheme is applied to the proposed converter. In contrast, Figure 16b shows that there is no ripple component in  $i_{L3}$  and a ripple component is found in  $i_{L3}$  during buck mode. Figure 16c shows an experimental waveform of seamless mode transition between boost mode and buck mode, while the battery voltage is varied. During the experiment shown in Figure 16c, the proposed converter has seamless mode transition and controls the DC link voltage when a grid failure occurs.



**Figure 16.** Experimental waveforms of the proposed converter in discharging operation: (a)  $V_{Link} = 750 \text{ V}$ ,  $V_{Bat} = 650 \text{ V}$ ,  $P_{out} = 20 \text{ kW}$  with boost mode, (b)  $V_{Link} = 750 \text{ V}$ ,  $V_{Bat} = 850 \text{ V}$ ,  $P_{out} = 20 \text{ kW}$  with buck mode, (c)  $V_{Link} = 750 \text{ V}$ ,  $V_{Bat} = 650 \text{ ~} 850 \text{ V}$ ,  $P_{out} = 20 \text{ kW}$  with mode transition between boost mode and buck mode, during  $V_{Link}$  control.

Figure 17 presents waveforms experimentally obtained during droop control according to the virtual resistance  $R_d$ . Figure 17a shows cases before and after the application of droop control, when  $R_d$  is 0.1  $\Omega$ . Furthermore, Figure 17b shows the case when  $R_d$  is 3.0  $\Omega$ . The more the virtual resistance is increased, the better the load sharing performance is, while the voltage sag is also increased, as shown in Figure 17a,b. A trade-off relationship

between the load sharing performance and voltage sag is confirmed while droop control is applied. Furthermore, it is important to adjust the virtual resistance appropriately because the trade-off relationship is sensitive to virtual resistance. It makes parallel operation difficult for each converter module. In order to relieve the difficulty of parallel operation, secondary control is used, which prevents voltage sag.



**Figure 17.** Experimental waveforms of DC droop control according to virtual resistance ( $R_d$ ): (**a**)  $R_d = 0.1 \Omega$ , (**b**)  $R_d = 3.0 \Omega$ .

Figure 18a,b show experimental waveforms before and after the application of secondary control, respectively. Before secondary control is applied, the voltage sag increases as the load increases. This is because the large virtual resistance improves the load sharing performance. However, after secondary control is applied, voltage sag does not occur even though the load increases, and the load sharing performance is improved.



**Figure 18.** Experimental waveforms of droop control according to application of secondary control: (a) Droop control without secondary control, (b) Droop control with secondary control.

Figure 19 shows the measured efficiency of the prototype for the proposed converter, which applies a hybrid switching control scheme. The loss of the proposed topology mainly consists of the conduction loss and switching loss of the switch. The conduction loss of the switch is greatly affected by the operating power and is determined by the current according to the battery voltage. Switching losses are determined by battery voltage and current. Thereby, the efficiency is presented according to the operating power and battery voltage. It is measured by a WT3000 (YOKOGAWA). When the efficiency is measured during the battery voltage is 225 V, the efficiency is not measured more than 12 kW. Since operating point of over the 12 kW is exceeds the electrical load equipment specifications.

The measured efficiency during discharging of the battery is shown in Figure 19a. The maximum efficiency is 98.9%, while the rated efficiency is 98.8%. Figure 19b shows the measured efficiency during charging of the battery. The maximum efficiency and the rated efficiency are 99.2% and 98.8%, respectively. The experimental results confirmed that high efficiency is achieved by using the SiC-based six-pack IPM optimally and also by applying the hybrid switching control scheme for the proposed converter.



Figure 19. Measured efficiency: (a) Efficiency of discharge operation, (b) Efficiency of charge operation.

#### 6. Conclusions

This paper proposes a bidirectional boost–buck converter employing a six-pack SiC optimally, using droop control with secondary control in DC nano-grid application. The topology is a cascade structure of a two-phase interleaving boost converter and a singlephase buck converter, which has a wide range of battery voltage and the capability to step up and step down in bidirectional power flow. A commercial six-pack SiC-based IPM is optimally used to implement a converter with high efficiency and compact structure. In order to minimize the switching losses, a hybrid switching control scheme, which a particular switch always hold in a turn-off or turn-on state according to the boost mode or buck mode, is applied to the proposed converter. Unlike existing converters in which all switches operate simultaneously, in aspect of the proposed converter, some switches are switching, others hold in a turn-off or turn-on state. Thus, the proposed converter has high efficiency. The maximum efficiency is 99.2%, and the rated efficiency is 98.8%. In addition, there is a smooth transition between buck mode and boost mode, because switchover of the current controller for the converter is not required. Meanwhile, as parallel operation control of the converter modules, DC droop control and secondary control are combined effectively. As a result, not only is current sharing performance improved but so too is the ability of the system to compensate for voltage sag. Experimental results are verified using two modules as laboratory prototypes, of which the power rating is 20 kW. The results from the 20 kW prototype are provided to validate the proposed topology and control schemes, which applied hybrid switching and parallel operation.

**Author Contributions:** The authors contributed to the paper as follows: Study conception and idea: Y.K. and S.C.; design procedure: Y.K.; experiment and results: Y.K.; draft manuscript preparation: Y.K. and S.C. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by a grant of the basic research program from the Korea Institute of Machinery and Materials (grant number: NK246A).

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

Data Availability Statement: Not applicable.

Acknowledgments: This work was supported by the basic research program grant funded from Korea Institute of Machinery and Materials (KIMM) (grant number: NK246A).

**Conflicts of Interest:** The authors declare no conflict of interest.

# Appendix A

Table A1. Parameter list of the prototype.

| Parameter                    | Meaning                                                                            |  |
|------------------------------|------------------------------------------------------------------------------------|--|
| $V_{\rm Bat}$                | Battery voltage                                                                    |  |
| $V_{\rm Link}$               | DC-link voltage                                                                    |  |
| $V_{dc}$                     | Voltage of capacitor, which the middle position of the topology                    |  |
| $D_1$                        | Duty for Q2 (Switch)                                                               |  |
| $D_2$                        | Duty for Q4 (Switch)                                                               |  |
| $D_3$                        | Duty for Q5 (Switch)                                                               |  |
| $d_{\rm boost,ff}$           | Feed forward duty for boost mode                                                   |  |
| d <sub>buck,ff</sub>         | Feed forward duty for buck mode                                                    |  |
| $i_{L3}^{\wedge}$            | Predicted inductor $(L_3)$ current                                                 |  |
| Eforce,sat,buck              | Parameter for forcing saturation of current controller of $i_{L1}$ and $i_{L2}$ in |  |
|                              | buck mode                                                                          |  |
| € <sub>force,sat,boost</sub> | Parameter for forcing saturation of controller of $i_{L3}$                         |  |
|                              | in boost mode                                                                      |  |
| R <sub>d</sub>               | Virtual resistance                                                                 |  |
| R <sub>line</sub>            | Line resistance                                                                    |  |
| $\Delta V_n$                 | Offset error for $V_{\text{Link}}$ reference                                       |  |

## References

- Dragicevic, T.; Lu, X.; Vasquez, J.C.; Guerrero, J.M. DC Microgrids—Part I: A Review of Control Strategies and Stabilization Techniques. *IEEE Trans. Power Electron.* 2016, 31, 4876–4891. [CrossRef]
- 2. Dragičević, T.; Lu, X.; Vasquez, J.C.; Guerrero, J.M. DC Microgrids—Part II: A Review of Power Architectures, Applications, and Standardization Issues. *IEEE Trans. Power Electron.* **2016**, *31*, 3528–3549. [CrossRef]
- 3. Zia, M.F.; Benbouzid, M.; Elbouchikhi, E.; Muyeen, S.M.; Techato, K.; Guerrero, J.M. Microgrid Transactive Energy: Review, Architectures, Distributed Ledger Technologies, and Market Analysis. *IEEE Access* **2020**, *8*, 19410–19432. [CrossRef]
- 4. Peyghami, S.; Palensky, P.; Blaabjerg, F. An Overview on the Reliability of Modern Power Electronic Based Power Systems. *IEEE Open J. Power Electron.* 2020, *1*, 34–50. [CrossRef]
- Xu, Q.; Vafamand, N.; Chen, L.; Dragicevic, T.; Xie, L.; Blaabjerg, F. Review on Advanced Control Technologies for Bidirectional DC/DC Converters in DC Microgrids. *IEEE J. Emerg. Sel. Top. Power Electron.* 2021, *9*, 1205–1221. [CrossRef]
- Farrokhabadi, M.; Lagos, D.; Wies, R.W.; Paolone, M.; Liserre, M.; Meegahapola, L.; Kabalan, M.; Hajimiragha, A.H.; Peralta, D.; Elizondo, M.A.; et al. Microgrid Stability Definitions, Analysis, and Examples. *IEEE Trans. Power Syst.* 2020, 35, 13–29. [CrossRef]
- 7. Lasseter, R.H.; Chen, Z.; Pattabiraman, D. Grid-Forming Inverters: A Critical Asset for the Power Grid. *IEEE J. Emerg. Sel. Top. Power Electron.* **2020**, *8*, 925–935. [CrossRef]
- 8. Guerrero, J.; Blaabjerg, F.; Zhelev, T.; Hemmes, K.; Monmasson, E.; Jemeï, S.; Comech, M.P.; Granadino, R.; Frau, J.I. Distributed Generation: Toward a New Energy Paradigm. *IEEE Ind. Electron. Mag.* **2010**, *4*, 52–64. [CrossRef]
- 9. Vilathgamuwa, D.M.; Gajanayake, C.J.; Loh, P.C. Modulation and Control of Three-Phase Paralleled Z-Source Inverters for Distributed Generation Applications. *IEEE Trans. Energy Convers.* 2009, 24, 173–183. [CrossRef]
- Carrasco, J.M.; Franquelo, L.G.; Bialasiewicz, J.T.; Galván, E.; Portillo Guisado, R.C.; Prats, M.A.M.; León, J.I.; Moreno-Alfonso, N. Power-Electronic Systems for the Grid Integration of Renewable Energy Sources: A Survey. *IEEE Trans. Ind. Electron.* 2006, 53, 1002–1016. [CrossRef]
- Pindoriya, R.M.; Pindoriya, N.M.; Rajendran, S. Simulation of DC/DC Converter for DC Nano-Grid Integrated with Solar PV Generation. In Proceedings of the 2015 IEEE Innovative Smart Grid Technologies–Asia (ISGT ASIA), Bangkok, Thailand, 3–6 November 2015. [CrossRef]
- 12. Yoomak, S.; Ngaopitakkul, A. Development of Sustainable Nanogrid Road Lighting Systems. *IEEE Trans. Intell. Transp. Syst.* **2021**, *22*, 6682–6699. [CrossRef]
- Anita, S.; Sukhi, Y.; Elakkia, E. DC and AC Micro Grid Comparative Analysis. In Proceedings of the International Interdisciplinary Humanitarian Conference for Sustainability(IIHC), Bengaluru, India, 18–19 November 2022; pp. 1156–1160. [CrossRef]
- Sengarap, S.; Kastha, D.; Bajpai, P. Design and Analysis of A Novel Current-Fed Three Level Three Limb TAB Converter with Auxilary Inductor for DC Micro-Grid Application. In Proceedings of the IEEE Applied Power Electronics Conference and Exposition(APEC) 2023, Orlando, FL, USA, 19–23 March 2023; pp. 2136–2143. [CrossRef]
- Zhao, B.; Song, Q.; Liu, W.; Sun, Y. Overview of Dual-Active-Bridge Isolated Bidirectional DC–DC Converter for High-Frequency-Link Power-Conversion System. *IEEE Trans. Power Electron.* 2014, 29, 4091–4106. [CrossRef]
- Lee, M.; Choi, D.; Chae, J.; Cheon, S.; Moon, G. Voltage-Balancing Dual-Active-Bridge (VB-DAB) Converter for Bipolar DC Distribution System. *IEEE Trans. Ind. Electron.* 2023, 70, 2461–2471. [CrossRef]

- 17. Qin, D.; Sun, Q.; Wang, R.; Ma, D.; Liu, M. Adaptive bidirectional droop control for electric vehicles parking with vehicle-to-grid service in microgrid. *CSEE J. Power Energy Syst.* 2020, *6*, 793–805. [CrossRef]
- Le, T.; Kim, S.; Choi, S. A Four-Phase Current-Fed Push–Pull DAB Converter for Wide-Voltage-Range Applications. *IEEE Trans.* Power Electron. 2021, 36, 11383–11396. [CrossRef]
- Le, T.; Nguyen, M.; Duong, T.; Wang, C.; Choi, S. Open-Circuit Fault-Tolerant Control for a Three-Phase Current-Fed Dual Active Bridge DC–DC Converter. *IEEE Trans. Ind. Electron.* 2023, 70, 1586–1596. [CrossRef]
- 20. Qin, D.; Sun, Q.; Ma, D.; Sun, J. Model Predictive control of dual-active-bridge based fast battery charger for plug-in hybrid electric vehicle in the future grid. In Proceedings of the IEEE Innovative Smart Grid Technologies–Asia (ISGT Asia) 2019, Chengdu, China, 21–24 May 2019. [CrossRef]
- 21. Paul, A.R.; Bhattacharya, A.; Chatterjee, K. A Single-Phase Grid-Connected Boost/Buck-Boost-Derived Solar PV Micro-Inverter Topology Having Power Decoupling Capability. *IEEE J. Emerg. Sel. Top. Power Electron.* **2023**, *11*, 2340–2349. [CrossRef]
- Lai, C.-M.; Lin, Y.-C.; Lin, Y.-J. Newly-Constructed Bidirectional DC/DC Converter Topology with High Voltage Conversion Ratio for Vehicle to DC-Microgrid (V2DCG) System. In Proceedings of the IEEE 2nd International Future Energy Electronics Conference (IFEEC), Taipei, Taiwan, 1–4 November 2015. [CrossRef]
- Lekic, A.; Stipanoviclekic, D.M. Hysteresis Switching Control of the Ćuk Converter Operating in Discontinuous Conduction Modes. *IEEE Trans. Circuits Syst. II Express Briefs* 2017, 64, 1077–1081. [CrossRef]
- Lee, S.W.; Do, H.L. Zero-Ripple Input-Current High-Step-Up Boost-SEPIC DC-DC Converter with Reduced Switch-Voltage Stress. IEEE Trans. Power Electron. 2017, 32, 6170–6177. [CrossRef]
- Park, K.B.; Moon, G.W.; Youn, M.J. Nonisolated High Step-up Boost Converter Integrated with Sepic Converter. *IEEE Trans.* Power Electron. 2010, 25, 2266–2275. [CrossRef]
- 26. Rana, N.; Banerjee, S.; Giri, S.K.; Trivedi, A.; Williamson, S.S. Modeling, Analysis and Implementation of an Improved Interleaved Buck-Boost Converter. *IEEE Trans. Circuits Syst. II Express Briefs* **2021**, *68*, 2588–2592. [CrossRef]
- Ardi, H.; Ajami, A. Study on a High Voltage Gain SEPIC-Based DC-DC Converter with Continuous Input Current for Sustainable Energy Applications. *IEEE Trans. Power Electron.* 2018, 33, 10403–10409. [CrossRef]
- Anand, A.; Singh, B. Modified Dual Output Cuk Converter-Fed Switched Reluctance Motor Drive with Power Factor Correction. IEEE Trans. Power Electron. 2019, 34, 624–635. [CrossRef]
- 29. Pandey, R.; Singh, B. A Power-Factor-Corrected LLC Resonant Converter for Electric Vehicle Charger Using Cuk Converter. *IEEE Trans. Ind. Appl.* **2019**, *55*, 6278–6286. [CrossRef]
- Sathyan, S.; Suryawanshi, H.M.; Shitole, A.B.; Ballal, M.S.; Borghate, V.B. Soft-Switched Interleaved DC/DC Converter as Front-End of Multi-Inverter Structure for Micro Grid Applications. *IEEE Trans. Power Electron.* 2018, 33, 7645–7655. [CrossRef]
- Garg, A.; Tummuru, N.R.; Oruganti, R. Implementation of Energy Management Scenarios in a DC Microgrid Using DC Bus Signaling. *IEEE Trans. Ind. Appl.* 2021, 57, 5306–5317. [CrossRef]
- Braitor, A.C.; Konstantopoulos, G.C.; Kadirkamanathan, V. Current-Limiting Droop Control Design and Stability Analysis for Paralleled Boost Converters in DC Microgrids. *IEEE Trans. Control Syst. Technol.* 2021, 29, 385–394. [CrossRef]
- Bevrani, H.; Shokoohi, S. An Intelligent Droop Control for Simultaneous Voltage and Frequency Regulation in Islanded Microgrids. IEEE Trans. Smart Grid 2013, 4, 1505–1513. [CrossRef]
- Chen, Z.; Lasseter, R.H.; Jahns, T.M. Overcurrent Limiting and DC Bus Voltage Ripple Minimization in Grid-Forming PV Sources under Grid Voltage Sags. In Proceedings of the IEEE 10th International Symposium on Power Electronics for Distributed Generation Systems (PEDG), Xi'an, China, 3–6 June 2019. [CrossRef]
- 35. Fan, B.; Li, Q.; Wang, W.; Yao, G.; Ma, H.; Zeng, X.; Guerrero, J. A Novel Droop Control Strategy of Reactive Power Sharing Based on Adaptive Virtual Impedance in Microgrids. *IEEE Trans. Ind. Electron.* **2022**, *69*, 11335–11347. [CrossRef]
- Zhao, X.; Meng, L.; Dragicevic, T.; Savaghebi, M.; Guerrero, J.M.; Vasquez, J.C.; Wu, X. Distributed Low Voltage Ride-Through Operation of Power Converter in Grid-Connected Microgrids under Voltage Sags. In Proceedings of the 2015 IEEE Industrial Electronics Society, Annual Conference (IECON), Yokohama, Japan, 9–12 November 2015. [CrossRef]
- Triki, Y.; Bechouche, A.; Seddiki, H.; Abdeslam, D.O. A Smart Battery Charger Based on a Cascaded Boost-Buck Converter for Photovoltaic Applications. In Proceedings of the IEEE Industrial Electronics Society, Annual Conference (IECON) 2018, Washington, DC, USA, 21–23 October 2018. [CrossRef]
- Anuraag, B.V.; Mahalakshmi, R.; Likhtih, S.; Bhargavi, P.; Mohanty, A. Design and Comparative Study of DC-DC Quadratic Buck-Boost Converter and Cascaded Buck-Boost Converter. In Proceedings of the 2021 International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT), Bangalore, India, 27–28 August 2021; pp. 642–646. [CrossRef]
- Duran, E.; Cardona, S.D.; Galan, J.; Andujar, J.M. Comparative analysis of buck-boost converters used to obtain I-V characteristic curves of photovoltaic modules. In Proceedings of the IEEE Power Electronics Specilists Conference (PESC) 2008, Rhodes, Greece, 15–19 June 2008. [CrossRef]
- Rana, N.; Banerjee, S. Development of an Improved Input-Parallel Output-Series Buck-Boost Converter and Its Closed-Loop Control. *IEEE Trans. Ind. Electron.* 2020, 67, 6428–6438. [CrossRef]
- 41. Chen, Y.Y.; Chang, Y.C.; Wei, C.L. Mixed-Ripple Adaptive On-Time Controlled Non-Inverting Buck-Boost DC-DC Converter with Adaptive-Window-Based Mode Selector. *IEEE Trans. Circuits Syst. II Express Briefs* **2022**, *69*, 2196–2200. [CrossRef]

- 42. Wang, S.; Gao, M.; Shi, J. A ZVS Buck/Boost Converter with Coupled-Filter-Inductor. In Proceedings of the 2022 International Conference on Power, Energy and Electrical Engineering (CPEEE), Shiga, Japan, 25–27 February 2022; pp. 180–184. [CrossRef]
- 43. Sozzi, G.; Sapienza, S.; Nipoti, R.; Chiorboli, G. OCVD Measurement of Ambipolar and Minority Carrier Lifetime in 4H-SiC Devices: Relevance of the Measurement Setup. *IEEE Trans. Electron. Devices* **2021**, *68*, 3254–3260. [CrossRef]
- Chowdhury, S.S.; Arifin, F. The Effects of the Substrate Doping Concentrations on 6H-SiC Nano-Scale GgNMOS ESD Protection Device. In Proceedings of the 2021 International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST), Dhaka, Bangladesh, 5–7 January 2021; pp. 329–333. [CrossRef]
- Mori, S.; Aketa, M.; Sakaguchi, T.; Asahara, H.; Nakamura, T.; Kimoto, T. Suppression of Punch-Through Current in 3 KV 4H-SiC Reverse-Blocking MOSFET by Using Highly Doped Drift Layer. *IEEE J. Electron. Devices Soc.* 2018, 6, 449–453. [CrossRef]
- Glitz, E.S.; Ordonez, M. MOSFET Power Loss Estimation in LLC Resonant Converters: Time Interval Analysis. *IEEE Trans. Power Electron.* 2019, 34, 11964–11980. [CrossRef]
- Luo, F.L.; Ye, H. Small Signal Analysis of Energy Factor and Mathematical Modeling for Power Dc-Dc Converters. *IEEE Trans.* Power Electron. 2007, 22, 69–79. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.