



# Article An Energy-Efficient BJT-Based Temperature Sensor with ±0.8 °C (3 $\sigma$ ) Inaccuracy from -50 to 150 °C

Chuyun Qin<sup>1</sup>, Zhenyan Huang<sup>1</sup>, Yuyan Liu<sup>1</sup>, Jiping Li<sup>2</sup>, Ling Lin<sup>2,3</sup>, Nianxiong Tan<sup>1,2,3</sup> and Xiaopeng Yu<sup>1,\*</sup>

<sup>1</sup> Institute of VLSI Design, Zhejiang University, Hangzhou 310027, China

- <sup>2</sup> Beijing Smartchip Microelectronics Technology Company Limited, Beijing 100192, China <sup>3</sup> Vange Technologies Inc. Hangshey 210052, China
- Vango Technologies Inc., Hangzhou 310053, China

Correspondence: yuxiaopeng@zju.edu.cn

**Abstract:** This article presents an energy-efficient BJT-based temperature sensor. The output of sensing front-ends is modulated by employing an incremental  $\Delta$ - $\Sigma$  ADC as a readout interface. The cascoded floating-inverter-based dynamic amplifier (FIA) is used as the integrator instead of the conventional operational transconductance amplifier (OTA) to achieve a low power consumption. To enhance the accuracy, chopping and dynamic element matching (DEM) are applied to eliminate the component mismatch error while  $\beta$ -compensation resistor and optimized bias current are used to minimize the effect of  $\beta$  variation. Fabricated in a standard 180-nm CMOS process, this sensor has an active area of 0.13 mm<sup>2</sup>. While dissipating only 45.7  $\mu$ W in total, the sensor achieves an inaccuracy of  $\pm 0.8$  °C (3 $\sigma$ ) from -50 °C to 150 °C after one-point calibration.

Keywords: CMOS temperature sensor; energy-efficient; leakage; cascoded FIA



Citation: Qin , C.; Huang, Z.; Liu, Y.; Li, J.; Lin, L.; Tan, N.; Yu, X. An Energy-Efficient BJT-Based Temperature Sensor with  $\pm 0.8$  °C ( $3\sigma$ ) Inaccuracy from -50 to 150 °C. *Sensors* **2022**, *22*, 9381. https:// doi.org/10.3390/s22239381

Academic Editor: Fabian Khateb

Received: 15 November 2022 Accepted: 29 November 2022 Published: 1 December 2022

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

# 1. Introduction

Unlike consumer electronics, the integrated circuits working in extreme conditions, such as automotive and industrial applications call for high-accuracy temperature sensors operating at much higher temperatures (>125 °C). As a result, off-chip thermistors and thermocouples are still mostly used because of the difficulty of fully-integrated CMOS implementation. Of course, many designs have been reported to investigate the possibility of on-chip temperature sensors in these kinds of extreme conditions. In CMOS technology, the temperature-sensing elements can be bipolar junction transistors (BJTs), MOSFETs, resistors, thermal diffusivity (TD), etc. [1]. The BJTs are characterized by long-term stability and high accuracy after one-point calibration [2–4]. Additionally, the substrate PNPs available in CMOS technology are not particularly sensitive to the mechanical stress caused by low-cost plastic packaging [5]; thus, BJTs are suitable for high-temperature applications. However, the leakage and saturation currents of CMOS components increase exponentially with temperature, which leads to significant temperature-sensing errors at high temperatures.

Taking other temperature-sensing elements into account at high temperatures, the increase in the cost caused by two-point calibration makes resistor-based temperature sensors less suitable for automotive applications [6]. CMOS temperature sensors based on the TD of silicon have the advantage of being insensitive to process deviations, as it is only related to the physical properties of the silicon material itself. However, the milliwatt-level power dissipation makes it less attractive [7,8].

There have already been some explorations about BJT-based temperature sensors with a wide temperature sensing range [9–11]. In order to achieve high accuracy at high temperatures, biasing current and readout circuit are optimized, and low leakage SOI processes are used in Ref. [9]. Some advanced technologies such as the 16 nm FinFET process is attempted in Ref. [10]. An on-chip low-cost heater-assisted voltage calibration (HA-VCAL) is used in Ref. [11] to further reduce calibration costs at the expense of system complexity. However, power consumption [9,10] and system complexity [11] are the drawbacks.

In this work, a BJT-based sensor that can achieve a good balance among power consumption, calibration cost and system complexity is presented. It achieves an inaccuracy of  $\pm 0.8$  °C (3 $\sigma$ ) from -50 to 150 °C after one-point calibration while consuming only 45.7  $\mu$ W. The voltage signals provided by the sensing front-end are modulated by employing an incremental  $\Delta$ - $\Sigma$  ADC as a readout interface. The cascoded floating-inverter-based dynamic amplifier (FIA) is used as the integrator instead of the conventional operational transconductance amplifier (OTA). Since FIA has no need for static bias current, power consumption decreases, as well as system complexity. To enhance the accuracy, chopping and dynamic element matching (DEM) are applied to eliminate the component mismatch error while the  $\beta$ -compensation resistor and optimized bias current are used to minimize the effect of  $\beta$  variation. The temperature sensor is fabricated in a standard 180-nm CMOS process and has an active area of 0.13 mm<sup>2</sup>. This paper is organized as follows. In Section 2, the sensor's operation principle is explained. The realization of the sensing front-end and readout circuits are depicted, respectively, in Sections 3 and 4. An analysis of the measured results and a comparison with previous work are presented in Section 5. The conclusion is presented in Section 6.

# 2. Operation Principle

Temperature sensors based on BJTs utilize their characteristics. A CMOS smart temperature sensor includes two parts, which are analog front-end and readout interface. The analog front-end uses several bipolar transistors together with precision interface circuitry to extract voltage signals required for temperature measurement. The readout interface with an ADC provides a digital representation of their ratio [12].

Figure 1 illustrates how a PNP-based temperature sensor works [12]. In the core of the temperature sensor, two identical substrate PNPs ( $Q_1$ , and  $Q_2$ ) are biased at different collector currents, which have a ratio of 1:p. The base–emitter voltage  $V_{\text{BE}}$  of  $Q_1$  (or  $Q_2$ ) is complementary to absolute temperature (CTAT) and can be expressed as follows:

$$V_{\rm BE} = \eta \frac{kT}{q} \ln\left(\frac{I_C}{I_S}\right) \tag{1}$$

where  $\eta \approx 1$  is a non-ideality factor dependent on the process, *k* is the Boltzmann constant, *q* is the electron charge, *T* is the temperature in Kelvin, *I*<sub>C</sub> and *I*<sub>S</sub> are, respectively, the collector and saturation currents of the PNP. The *V*<sub>BE</sub> corresponds to silicon's bandgap voltage of about 1.2 V when extrapolated to 0 K (-273 °C). As a result of different collector currents, the difference between the two base–emitter voltages  $\Delta V_{BE} = V_{BE2} - V_{BE1}$  is proportional to absolute temperature (PTAT) and can be expressed as follows:

$$\Delta V_{\rm BE} = \eta \frac{kT}{q} \ln(p) \tag{2}$$

where *p* is the density ratio of their collector currents. When  $V_{BE}$  and  $\Delta V_{BE}$  are combined linearly, the resulting voltage is relatively constant. The resulting voltage  $V_{REF} = V_{BE} + \alpha \cdot \Delta V_{BE}$  also corresponds to the silicon bandgap voltage, where  $\alpha$  is a constant.

By using an ADC, a digital temperature readout interface can be created. It measures temperature by digitizing  $\alpha \cdot \Delta V_{BE}$  with respect to  $V_{REF}$ . The digital ratio  $\mu$  is given by:

$$\mu = \frac{\alpha \cdot \Delta V_{\rm BE}}{V_{\rm REF}} = \frac{\alpha \cdot \Delta V_{\rm BE}}{V_{\rm BE} + \alpha \cdot \Delta V_{\rm BE}} \tag{3}$$

since  $V_{\text{REF}}$  is a voltage that is temperature-independent and relatively constant,  $\mu$  will be PTAT. The final digital output  $D_{\text{out}}$  can be measured by linear scaling in degrees Celsius:

$$D_{\rm out} = A \cdot \mu + B \tag{4}$$

where *A* and *B* are constant coefficients.



Figure 1. The required voltages generated by two substrate PNPs for temperature measurement.

There is a discovery that  $V_{\text{BE}}$  and  $\Delta V_{\text{BE}}$  include all the necessary temperature information. Consequently, using a relatively constant voltage  $V_{\text{REF}}$  as the reference voltage is not necessary [3]. As an alternative, the ADC can digitize  $\Delta V_{\text{BE}}$  with respect to  $V_{\text{BE}}$ . The result can be  $X = \gamma \cdot \Delta V_{\text{BE}} / V_{\text{BE}}$ , where  $\gamma$  is a natural number. At the same time, the variation of  $\eta$  can be omitted as it is canceled out. The digital ratio  $\mu$  can then be determined after formula deformation:

$$\mu = \frac{k \cdot X}{1 + k \cdot X} \tag{5}$$

where *k* is a calibration parameter and can be calculated easily in a digital back-end; thus, it is a constant unaffected by process spread. It also can be seen as a mapping factor between *X* and digital ratio  $\mu$ , which is variable when trimming temperature-sensing errors. This is much more convenient to adjust than analog techniques [3]. This method transfers signal processing from the analog to digital domain; therefore, power consumption, system complexity and area of the analog circuitry are reduced.

The block diagram of this design is shown in Figure 2. The sensing front-end consists of a precision bias circuit and a bipolar core. The precision bias circuit provides a biasing current for the substrate PNPs of the bipolar core. The outputs of the bipolar core are  $V_{BE1}$  and  $V_{BE2}$ .  $\Delta V_{BE}$  and  $V_{BE2}$  are digitized by incremental  $\Delta$ - $\Sigma$  ADC. The bit-stream provided by the incremental  $\Delta$ - $\Sigma$  ADC is sent to the digital back-end and processed by an off-chip digital decimation filter to achieve  $X = \gamma \cdot \Delta V_{BE} / V_{BE}$ . Finally, the calibration parameter k and constant coefficients A, B can be obtained by fitting between X and temperature; thus,  $D_{out}$  is determined.



Figure 2. Block diagram of the proposed temperature sensor.

## 3. Sensing Front-End

It is typical for PNPs to be biased via their emitters, and there are nonzero base and emitter resistances. Considering an equivalent emitter resistance ( $r_S$ ) and its finite current gain ( $\beta$ ),  $V_{\text{BE}}$  (for the larger biasing current) and  $\Delta V_{\text{BE}}$  can be determined as follows [4]:

$$V_{\rm BE} \approx \frac{kT}{q} \cdot \ln\left(\frac{p_E \cdot I_E}{t_S}\right) + \frac{kT}{q} \cdot \ln\left(\frac{\beta}{\beta+1}\right) + p_E \cdot r_S \cdot I_E \tag{6}$$

$$\Delta V_{\rm BE} \approx \frac{kT}{q} \cdot \ln(p_E) + \frac{kT}{q} \cdot \left(\frac{\Delta\beta}{\beta \cdot (\beta+1)}\right) + r_S \cdot (p_E - 1) \cdot I_E \tag{7}$$

where  $I_E$  is the emitter current, and  $p_E$  is the density ratio of the emitter current.  $\Delta\beta$  is the difference in  $\beta$  when there are two different biasing currents ( $I_E$  and  $p_E \cdot I_E$ ).

As shown in (6),  $V_{BE}$  is dominated by the first term and has a slightly nonlinear characteristic. The nonlinearity or curvature of  $V_{BE}$  is influenced by the temperature dependence of biasing current  $I_E$ , resulting in the sensor's systematic error. The PTAT/R biasing circuit (Figure 3) used in this work provides a PTAT current rather than a constant current and, hence, decreases the error. Furthermore, the supply-independent current provided improves the accuracy of  $V_{BE}$  [4]. The bias circuit consists of two PNPs, biased at a 1:5 current ratio. An amplifier forces its corresponding  $\Delta V_{BE,b}$  in a bias circuit across a biasing resistor ( $R_1$ ) to generate the biasing current ( $I = \Delta V_{BE,b}/R_1$ ). The current mirror copies the biasing current to the bipolar core.



Figure 3. Circuit diagram of the sensing front-end.

# 3.1. Effect of Current Gain $\beta$

Since a small biasing current ( $I_E$ ) decreases the effect of  $r_S$ , the last terms in (6) and (7) can almost be ignored. The spread (up to 50%) and temperature dependence of  $\beta$  influence the accuracy of  $V_{\text{BE}}$  [13]. As is the case in the 180 nm CMOS process ( $\beta \sim 2.7$ ), this effect is significant. This problem can be solved by adding a  $\beta$ -compensation resistor ( $R_{\beta} = R_1/5$ ) in series with the base of  $Q_2$  [14]. The generated biasing current can be rewritten as:

$$I = (\Delta V_{\rm BE}/R_1) \cdot (\beta + 1)/\beta \tag{8}$$

where  $\beta$  is the current gain of the  $Q_2$ . Assuming the two PNPs in the bipolar core have the same current gain, their collector current is equivalent to  $\Delta V_{\text{BE}}/R_1$ . However, current mirror and PNPs' mismatch will limit this approach.

Adding a  $\beta$ -compensation resistor corrects the error on  $V_{\text{BE}}$  caused by  $\beta$ , but it does not correct the error on  $\Delta V_{\text{BE}}$  caused by  $\beta$ . The current ratio of five results in  $\Delta V_{\text{BE}}$  having an appropriate temperature sensitivity in addition to a decrease in the current dependence on  $\beta$ . As shown in Figure 4,  $\beta$  varies with current density and the area of PNPs. Choosing suitable current density and area of PNPs to minimize the current dependence in  $\beta$  is important. When the area of PNPs is  $5 \times 10 \,\mu\text{m}$ , the curve of error is smoother than others and converges to zero at higher currents. In order to make the final temperature error caused by the effect of  $\beta$  on  $\Delta V_{\text{BE}}$  as little as possible and have smaller variation with the bias current, the value of I is optimized to be 140 nA at 27 °C, and the area of PNPs is chosen to be  $5 \times 10 \,\mu\text{m}$  in the 180 nm CMOS process. At the same time, the power consumption of the analog front-end has been significantly reduced.



**Figure 4.** The final temperature error caused by the effect of  $\beta$  on  $V_{\text{BE}}$  as a function of biasing current *I* in the 0.18 µm CMOS process.

### 3.2. Opamp Topology

As shown in Figure 5, an adaptive self-biasing opamp [2] consisting of a PMOS input pair with diode-connected NMOS loads is used in this work. When operating in a close-loop configuration, the amplifier works in a negative feedback loop and stabilizes the circuit. Meanwhile, the output of opamp is connected to the gate of  $M_{P10}$ . The diode-connected load makes the gate of  $M_{P10}$  a low-impedance node. Therefore, the opamp's bias current can be reduced to meet the easily satisfied load requirements. The close-loop gain of the opamp is over 74 dB as the temperature and corner vary while the open-loop gain is over 90 dB at 27 °C. At 27 °C, the opamp draws only 980 nA.

# 3.3. Precision Issues

One of the significant sources of inaccuracy is the offset of opamp. The inaccuracy required cannot be easily achieved by just changing sizes of transistors and careful layout. To further improve accuracy, the opamp is chopped [2]. As Figure 5 shows, the input of the opamp is chopped, and the switch at the output of the input stage is used to maintain the correct feedback polarity. Another source of inaccuracy is the mismatch in current sources and bipolar devices. In this case, DEM is used in the current mirrors of the bias circuit and bipolar core, respectively, to improve the accuracy of  $\Delta V_{\text{BE}}$ . Finally, the required accurate 1:5 current ratio is generated.



Figure 5. Circuit diagram of opamp with simplified circuit diagram of the bias circuit.

## 4. Readout Circuit

Incremental  $\Delta$ - $\Sigma$  ADC consists of an easy-to-realize one-bit second-order  $\Delta$ - $\Sigma$  modulator and an off-chip digital decimation filter. It can achieve high resolution easily at the cost of conversion rate. There are subtle differences between an incremental  $\Delta$ - $\Sigma$  ADC and a conventional one [15]. Firstly, the integration capacitors are reset before each conversion, and the initial states of the integrator are determined. In this case, the ADC does not operate continuously and the decimating filter off-chip can be realized more easily. A one-bit second-order incremental  $\Delta$ - $\Sigma$  ADC is used in this paper because it can achieve a certain accuracy in a lower sample rate compared with a first-order ADC [16]. The greatly reduced number of samples decreases the conversion time and power consumption of the sensor.

# 4.1. Incremental $\Delta$ - $\Sigma$ ADC with Charge-Balancing Scheme

A different charge-balancing scheme is required in this incremental  $\Delta$ - $\Sigma$  ADC while using only two sampling capacitors. Similar to Ref. [11], the ADC digitizes the ratio  $X = 3 \cdot \Delta V_{\text{BE}} / V_{\text{BE}}$ , which varies from 0.12 to 0.48 as the temperature varies from -50 to +150 °C.  $\gamma$  is chosen to be three in order to achieve a relatively large dynamic range with fewer clock cycles, thus speeding up the conversion rate and reducing energy consumption. In addition, it simplifies the control logic. In each cycle of the ADC, the charge integrated changes corresponding to the bit-stream (BS). It is proportional to  $3 \cdot \Delta V_{\text{BE}} - V_{\text{BE2}}$  when BS = 1 while proportional to  $3 \cdot \Delta V_{\text{BE}}$  when BS = 0. This charge-balancing scheme is equivalent to connecting the ADC's input to  $3 \cdot V_{\text{BE2}}$  and then straddling it with two different references  $3 \cdot V_{\text{BE1}} + V_{\text{BE2}}$  and  $3 \cdot V_{\text{BE1}}$  [11].

## 4.2. Sampling Scheme in the Incremental $\Delta$ - $\Sigma$ ADC

In order to realize the gain factor  $\gamma = 3$ , the differential input voltage of the ADC applies the following sequence of voltages:  $+\Delta V_{BE}$ ,  $-\Delta V_{BE}$ ,  $+\Delta V_{BE}$ ,  $V_{BE2}$  when BS = 1 and  $+\Delta V_{BE}$ ,  $-\Delta V_{BE}$ ,  $+\Delta V_{BE}$ , 0 when BS = 0. As shown in Figure 6, a cascade-of-integrators feedforward form (CIFF) structure was used because the feedforward structure reduces the output swing in each stage, so it is easy to meet integrators' linearity and slewing requirements [17]. The input of the second-order incremental  $\Delta$ - $\Sigma$  ADC changes corresponding to the bit-stream. In each cycle of the ADC, the input is  $3 \cdot \Delta V_{BE}$  when BS = 0 and  $3 \cdot \Delta V_{BE} - V_{BE2}$  when BS = 1.





The detailed design of ADC is shown in Figure 7, cascoded FIAs are used in both integrators to achieve higher energy efficiency. The overall circuit is designed symmetrically to reduce gain errors due to mismatched capacitors. Chopping is applied only to the first integrator to reduce 1/f noise and offset. The effect caused by first integrator will impose on the input, while the rest will be suppressed by the loop. Since the same capacitors sample  $\Delta V_{\text{BE}}$  or  $V_{\text{BE2}}$ , there is no need for DEM or the associated logic.



**Figure 7.** Schematic of the incremental  $\Delta$ - $\Sigma$  ADC.

As shown in Figure 8, the first-stage integrator uses two cycles of non-overlapping clock phases  $\Phi_1$  and  $\Phi_2$  to sample and integrate. During the last phase of the two cycles  $(\Phi''_1)$ , the second-stage integrator samples the output voltage of the first-stage integrator and then integrates during the next phase  $(\Phi''_2)$ . Then the output voltages of the two stages are summed by an SC-adder and evaluated by the comparator to generate the output bit-stream [16]. The comparator is triggered by  $\Phi_{eval}$  at the interval of the non-overlapping clock phases. The sampling capacitor  $C_{s1}$  is 600 fF, which is determined by the constraints of kT/C noise. The sampling frequency is set to 100 kHz, so each clock phase takes 5 µs, the cycle required for generating one-bit output is 20 µs. For the proposed incremental  $\Delta$ - $\Sigma$  ADC, 512 cycles are enough to obtain a 15-bit resolution, and a complete conversion takes 10.24 ms.



**Figure 8.** Timing diagram of the incremental  $\Delta$ - $\Sigma$  ADC.

#### 4.3. Cascoded FIA

For the  $\Delta$ - $\Sigma$  ADC, the core module is the integrator. The traditional  $\Delta$ - $\Sigma$  ADC often uses static current-biased OTAs as its integrators, and a bias current generation circuit is also needed to ensure the static operating point of the OTA. The OTAs are typically the most power-hungry blocks due to their high static current [18].

Unlike traditional OTA, FIAs do not need any static bias current. In addition, FIA only works in half of the cycle and draws a dynamic current from VDD during the reset phase. However, a conventional single-stage FIA can only achieve a very modest DC gain (less than 20–30 dB). The two-stage FIA realized in [19,20] increases the DC gain at the cost of incurring an increased input-referred noise. In this paper, a cascoded FIA is used as the integrator in  $\Delta$ - $\Sigma$  ADC to improve the DC gain while not affecting the noise. The operating point of the FIA is time-varying, and the average transconductance  $G_{m,avg}$  of the FIA determines the settling speed.  $G_{m,avg}$  is strongly related to the value of the reservoir capacitor, which is used as a power source. However, it is weakly dependent on the device dimensions and absolute temperature [18].

As shown in Figure 9, FIA consists of a pair of cascoded inverters powered by the reservoir capacitor. It adapts a common source and common gate structure, and the gate of the cascode MOSFETs ( $M_{P3,4}$  and  $M_{N3,4}$ ) is connected to VCM = VDD/2 to reduce additional bias voltage. The body and source of the cascode MOSFETs are connected to form low threshold voltage. As a result, the equivalent transconductance of the MOSFETs increases, so the DC gain increases. The cascode MOSFETs operate in weak inversion regions to prevent the main MOSFETs ( $M_{P1,2}$  and  $M_{N1,2}$ ) from entering the triode region. Once the reset phase (sample phase  $\Phi_1$ ) starts, the reservoir capacitor  $C_{RES}$  is pre-charged to VDD and GND. In order not to impact the sample process, the inputs and outputs of the FIA are connected to the common-mode voltage (VCM). During the amplification phase (integrate phase  $\Phi_2$ ), the cascoded inverters are powered by  $C_{RES}$  and amplify the input signal. The charge stored in  $C_{RES}$  becomes depleted as current flows through the circuit, and hence, finally, the inverters shut off [20]. The integrator using only one stage dynamic amplifier circuit does not need a common mode feedback circuit, nor does it have the problem of stability. However, the signal swings are reduced for a given linearity because of the cascode. Owing to the input feedforward path and dynamic range scaling of the integrator outputs, this does not severely limit the incremental  $\Delta$ - $\Sigma$  ADC [18]. The reservoir capacitance value of the first stage integrator is scaled to be 5.6 pF to ensure DC gain over 80 dB in a full temperature range. The one in the second-stage integrator is scaled to be 2 pF to ensure DC gain over 60 dB. Chopping at fs/2 is applied only to the first integrator to suppress the effect of 1/f noise and offset. The two integrators of the  $\Delta$ - $\Sigma$ ADC draws 4.5 uA from 3.3 V supply in simulation.



Figure 9. The proposed cascoded FIA.

# 4.4. Switch Leakage

Leakage current rises with temperature and has a significant effect at high temperatures. As shown in Figure 7, the outputs of the bipolar core( $V_{BE1}$  and  $V_{BE2}$ ) are directly connected to the sampling network of incremental $\Delta$ - $\Sigma$  ADC. In this case, switch leakage will have an influence on PNP's bias current; thus, errors will be brought to the sampled voltage. The number of switches is proportionally related to the total amount of leakage. In previous work [11], on-chip calibration is used, and two additional sampling switches are required. This work is calibrated on the digital back-end and only needs six sampling switches. To further reduce switch leakage, T-switches (Figure 10) are used as sampling switches [21]. It consists of two series-connected NMOSFETs and an intermediate voltagecontrolling PMOSFET. The PMOSFET biases the central node to  $V_{bias}$  (VDD/2 in this case) when the switch is OFF, as one of the two NMOSFETs is always in the deep cut-off region, and T-switches enable a higher accuracy at high temperatures with less switch leakage.



Figure 10. Low-leakage switch.

#### 5. Exprimental Results

The proposed temperature sensor is realized in a 180 nm CMOS process and occupies  $0.13 \text{ mm}^2$  (see Figure 11). The sensor includes sensing front-end, incremental  $\Delta$ - $\Sigma$  ADC and control logic. At room temperature, the sensing front-end draws a current of 4.5  $\mu$ A, the comparator draws a current of 2  $\mu$ A under 3.3 V analog supply, the two-stage integrators draw a current of 7  $\mu$ A under 3.3 V digital supply, and the control logic draws a current

of 630 nA under 1.8 V digital supply; a distribution of power consumption is shown in Figure 12. The supply sensitivity from 2 to 3.8 V is 0.06  $^{\circ}$ C/V. The calibration logic and decimation filter are realized off-chip for flexibility.



Figure 11. Photomicrograph of the temperature sensor.



Figure 12. Power consumption distribution.

For the temperature sensing characterization, 15 samples packaged in ceramic DIP packages from one batch are measured over the temperature range from -50 to  $150 \,^{\circ}\text{C}$ using a thermal chamber. The test setup is shown in Figure 13. The dimension of the thermal chamber is about  $50 \times 51 \times 62$  cm and divided into three layers, the upper layer, the middle layer and the lower layer. The PCB with test chips is placed in a metal box on the middle layer to decrease the fluctuation of temperature around the test chips. When the indicator of the thermal chamber reaches the required temperature, keep it for more than one hour to stabilize the ambient temperature, and then the measurements are conducted. A reference temperature sensor (Pt-100 resistor) with less than 30 mK inaccuracy is placed in the center of test chips during the measurement. In order to ensure performance at high temperatures, the PCBs with setup signals are placed outside the thermal chamber, including power supplies (LDOs) and onboard MCUs (STM32L011K4), which work as the bridge of communication, etc. High temperature-resistant signal wires connect the PCBs inside and outside of the temperature chamber. The logic analyzer samples the output bit-stream. The 100 kHz system clock is generated by signal generators. In order to verify the main functions of the temperature sensor more accurately, we do not design the system clock generator internally.



Figure 13. Test setup for the CMOS temperature sensors.

According to (4) and (5),  $X = 3 \cdot \Delta V_{BE1} / V_{BE}$  is digitized from -50 to  $150 \degree C$  and is fitted with temperature as follows:

$$T = A \cdot \left(\frac{k \cdot X}{k \cdot X + 1}\right) + B \tag{9}$$

where A = 634.7, k = 5.052, B = -289.5. All the test chips apply the same coefficients, and then the inaccuracy is calculated. As shown in Figure 14, the measured untrimmed inaccuracy is less than  $\pm 1.4$  °C ( $3\sigma$ ). This improves to  $\pm 0.8$  °C ( $3\sigma$ ) (see Figure 15) after one-point calibration at 40 °C, which is a point in the middle of the temperature measurement range. Calibration at this point can keep a balance between the inaccuracies at the minimum of the temperature measurement range and maximum of the temperature measurement range. In this case, the best inaccuracy is achieved after one-point calibration at 40 °C.

Table 1 summarizes the temperature sensor's main characteristics and compares it with the state-of-the-art. Refs. [9,10,22] are temperature sensors working at high temperature and [17] have similar supply voltages. Although the temperature sensor works at 3.3 V supply, it consumes significantly less power than most other designs. It also has a better inaccuracy than [10,22].



**Figure 14.** Untrimmed temperature error of 15 sensors; red dashed lines refer to the average and  $3\sigma$  limits.



**Figure 15.** Temperature error of 15 sensors after one-point calibration; red dashed lines refer to the average and  $3\sigma$  limits.

Table 1. Performance summary and comparison with recently published research.

|                                         | [9]                 | [10]              | [17]           | [22]      | This Work      |
|-----------------------------------------|---------------------|-------------------|----------------|-----------|----------------|
| Technology                              | 160 nm CMOS         | 16 nm FinFET      | 130 nm CMOS    | 1 µm CMOS | 180 nm CMOS    |
| Area (mm <sup>2</sup> )                 | 0.1                 | 0.0126            | 0.29           | 0.41      | 0.13           |
| Temp. range (°C)                        | $-55{\sim}200$      | $-50 \sim 150$    | $-40{\sim}125$ | 25~225    | $-50 \sim 150$ |
| Calibration                             | 1-point             | 0-point           | 1-point        | 1-point   | 1-point        |
| Supply (V)                              | 1.8                 | 1.8               | 2-3.6          | 4.5       | 1.8/3.3        |
| Power (µW)                              | 39.6                | 1210              | 313.5          | 90        | 45.7           |
| Inaccuracy (°C)                         | $\pm 0.4 (3\sigma)$ | $\pm 2 (3\sigma)$ | ±0.47 (3σ)     | ±1.6      | ±0.8 (3σ)      |
| Relative inaccuracy<br>(%) <sup>1</sup> | 0.31                | 2                 | 0.57           | 1.6       | 0.8            |
| Resolution (°C)                         | 0.02                | 0.38              | 0.016          | 0.2       | 0.04           |
| Conversion rate<br>(ms)                 | 4.2                 | 0.27              | 5.12           | 100       | 10.24          |
| Energy/Conv. (nJ)                       | 150                 | 330               | 1600           | 9000      | 468            |

<sup>1</sup> Relative inaccuracy(%) =  $100 \times$  (Peak to Peak  $3\sigma$  inaccuracy)/(max temperature-min temperature).

## 6. Conclusions

An energy-efficient BJT-based temperature sensor employing a  $\Delta$ - $\Sigma$  ADC as a readout interface is designed and fabricated in a 180-nm standard CMOS process. The cascoded FIA is used as the integrator instead of the conventional OTA to achieve a low power consumption. To enhance the accuracy, chopping, DEM,  $\beta$ -compensation resistor and optimized bias current are applied in the front-end while the charge-balancing scheme and T-switch are used in  $\Delta$ - $\Sigma$  ADC. The accuracy of the proposed sensor is ±0.8 °C (3 $\sigma$ ) from -50 °C to 150 °C after one point calibration at 40 °C. The total power consumption is 45.7  $\mu$ W.

Author Contributions: Conceptualization, Z.H.; methodology, C.Q., Z.H. and Y.L.; software, X.Y.; validation, C.Q.; investigation, C.Q.; resources, C.Q.; data curation, C.Q.; writing—original draft preparation, C.Q.; writing—review and editing, C.Q., Z.H., Y.L. and X.Y.; supervision, J.L., L.L., N.T. and X.Y.; project administration, J.L.; funding acquisition, J.L., L.L. and N.T. All authors have read and agreed to the published version of the manuscript.

**Funding:** This work is supported by the Joint R&D Fund of Beijing Smartchip Microelectronics Technology Co., Ltd. (Beijing, China) and 2021 1st Key Science and Technology Program of Ningbo City under Grant No.2021Z087.

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

Data Availability Statement: Not applicable.

Conflicts of Interest: The authors declare no conflict of interest.

# Abbreviations

The following abbreviations are used in this manuscript:

| FIA     | Floating-inverter-based dynamic amplifier |
|---------|-------------------------------------------|
| OTA     | Operational transconductance amplifier    |
| DEM     | Dynamic element matching                  |
| BJT     | Bipolar junction transistor               |
| TD      | Thermal diffusivity                       |
| HA-VCAL | Heater-assisted voltage calibration       |
| ADC     | Analog-to-digital converter               |
| CTAT    | Complementary to absolute temperature     |
| PTAT    | Proportional to absolute temperature      |
| VCM     | Common-mode voltage                       |
|         |                                           |

# References

- 1. Temperature Sensor Performance Survey. Available online: http://ei.ewi.tudelft.nl/docs/TSensor\$\_\$survey.xls (accessed on 1 April 2022).
- Souri, K.; Makinwa, K.A.A. A 0.12 mm<sup>2</sup> 7.4 uW micropower temperature sensor with an inaccuracy of ±0.2 °C (3σ) from -30 °C to 125 °C. *IEEE J.-Solid-State Circuits* 2011, 46, 1693–1700. [CrossRef]
- 3. Souri, K.; Chae, Y.; Makinwa, K.A.A. A CMOS Temperature Sensor with a Voltage-Calibrated Inaccuracy of ±0.15 °C (3σ) from –55 to 125 °C. *IEEE J.-Solid-State Circuits* **2012**, *48*, 292–301. [CrossRef]
- 4. Yousefzadeh, B.; Shalmany, S.H.; Makinwa, K.A.A. A BJT-based temperature-to-digital converter with ±60 mK (3*σ*) inaccuracy from -55 °C to +125 °C in 0.16-um CMOS. *IEEE J.-Solid-State Circuits* **2017**, *52*, 1044–1052. [CrossRef]
- 5. Wang, G.; Heidari, A.; Makinwa, K.A.A.; Meijer, G.C.M. An Accurate BJT-Based CMOS Temperature Sensor with Duty-Cycle-Modulated Output. *IEEE Trans. Ind. Electron.* 2017, 64, 1572–1580. [CrossRef]
- Pan, S.; Gürleyük, C.; Pimenta, M.F.; Makinwa, K.A.A. A 0.12 mm<sup>2</sup> wien-bridge temperature sensor with 0.1 °C (3σ) inaccuracy from -40 °C to 180 °C. In Proceedings of the 2019 IEEE International Solid- State Circuits Conference- (ISSCC), San Francisco, CA, USA, 17–21 February 2019; pp. 184–186.
- 7. Van Vroonhoven, C.P.L.; Makinwa, K.A.A. An SOI thermal-diffusivity-based temperature sensor with ±0.6 °C (3Σ) untrimmed inaccuracy from -70 °C to 170 °C. *Sens. Actuators Phys.* **2011**, *188*, 2887–2890.
- Van Vroonhoven, C.; D'Aquino, D.; Makinwa, K. A ±0.4 °C (3σ) 70 to 200 °C time-domain temperature sensor based on heat diffusion in Si and SiO2. In Proceedings of the 2012 IEEE International Solid-State Circuits Conference, San Francisco, CA, USA, 19–23 February 2012; pp. 204–206.
- 9. Souri, K.; Souri, K.; Makinwa, K. A 40 μW CMOS temperature sensor with an inaccuracy of ±0.4 °C (3σ) from -55 °C to 200 °C. In Proceedings of the 2013 Proceedings of the ESSCIRC (ESSCIRC), Bucharest, Romania, 16–20 September 2013; pp. 221–224.
- 10. Chuang, M.-C.; Tai, C.-L.; Hsu, Y.-C.; Roth, A.; Soenen, E. A temperature sensor with a 3 sigma inaccuracy of ±2 °C without trimming from -50 °C to 150 °C in a 16 nm FinFET process. In Proceedings of the ESSCIRC Conference 2015—41st European Solid-State Circuits Conference (ESSCIRC), Graz, Austria, 14–18 September 2015; pp. 271–274.
- Yousefzadeh, B.; Makinwa, K.A.A. A BJT-Based Temperature-to-Digital Converter with a ±0.25 °C (3*σ*)-Inaccuracy From -40 °C to +180 °C Using Heater-Assisted Voltage Calibration. *IEEE J.-Solid-State Circuits* 2019, 55, 369–377. [CrossRef]
- 12. Pertijs, M.A.P.; Huijsing, J.H. *Precision Temperature Sensors in CMOS Technology*; Springer: Dordrecht, The Netherlands, 2006; pp. 51–58.
- 13. Pertijs, M.A.P.; Makinwa, K.A.A.; Huijsing, J.H. A CMOS smart temperature sensor with a 3/spl sigma/ inaccuracy of /spl plusmn/0.1/spl deg/C from -55/spl deg/C to 125/spl deg/C. *IEEE J.-Solid-State Circuits* **2005**, *40*, 2805–2815. [CrossRef]
- 14. Pertijs, M.; Huijsing, J. Bias Circuits. U.S. Patent 7 446 598 B2, 4 November 2008.
- 15. Markus, J.; Silva, J.; Temes, G.C. Theory and applications of incremental /spl Delta//spl Sigma/ converters. *IEEE Trans. Circuits Syst. I Regul. Pap.* **2004**, *51*, 678–690. [CrossRef]
- Yücetaş, M.; Pulkkine, M.; Gronicz, J.; Halonen, K. A temperature sensor with (3σ) inaccuracy of +0.5/-0.75 °C and energy per conversion of 0.65 µJ using a 0.18 µm CMOS technology. In Proceedings of the 2013 NORCHIP, Vilnius, Lithuania, 11–12 November 2013; pp. 1–4.
- 17. Tang, Z.; Fang, Y.; Yu, X.-P.; Shi, Z.; Tan, N. A CMOS Temperature Sensor With Versatile Readout Scheme and High Accuracy for Multi-Sensor Systems. *IEEE Trans. Circuits Syst. I Regul. Pap.* **2018**, *65*, 3821–3829. [CrossRef]
- 18. Kumar, R.S.A.; Krishnapura, N.; Banerjee, P. Analysis and Design of a Discrete-Time Delta-Sigma Modulator Using a Cascoded Floating-Inverter-Based Dynamic Amplifier. *IEEE J.-Solid-State Circuits* **2022**, *57*, 3384–3395. [CrossRef]

- 19. Tang, X.; Kasap, B.; Shen, L.; Yang, X.; Shi, W.; Sun, N. An Energy-Efficient Comparator with Dynamic Floating Inverter Pre-Amplifier. In Proceedings of the 2019 Symposium on VLSI Circuits, Kyoto, Japan, 9–14 June 2019; pp. C140–C141.
- Tang, X.; Yang, X.; Zhao, W.; Hsu, C.-K.; Liu, J.; Shen, L.; Mukherjee, A.; Shi, W.; Li, S.; Pan, D.Z.; et al. A 13.5-ENOB, 107-μW Noise-Shaping SAR ADC with PVT-Robust Closed-Loop Dynamic Amplifier. *IEEE J.-Solid-State Circuits* 2020, 55, 3248–3259. [CrossRef]
- Ishida, K.; Kanda, K.; Tamtrakarn, A.; Kawaguchi, H.; Sakurai, T. Managing leakage in charge-based analog circuits with low-V/sub TH/ transistors by analog T-switch (AT-Switch) and super cut-off CMOS. In Proceedings of the 2005 Symposium on VLSI Circuits, Kyoto, Japan, 16–18 June 2005; pp. 122–125.
- 22. Pathrose, J.; Liu, C.; Chai, K.T.C.; Xu, Y.P. A Time-Domain Band-Gap Temperature Sensor in SOI CMOS for High-Temperature Applications. *IEEE Trans. Circuits Syst. II Express Briefs* **2015**, *62*, 436–440. [CrossRef]