Design of a Four-Branch LCL-Type Grid-Connecting Interface for a Three-Phase, Four-Leg Active Power Filter

Wu Cao *, Kangli Liu, Yongchao Ji, Yigang Wang and Jianfeng Zhao

School of Electrical Engineering, Southeast University, No 2 Si Pai Lou, Nanjing 210096, China; E-Mails: kangeumt@yeah.net (K.L.); song871001@126.com (Y.J.); songj@nrec.com (Y.W.); jianfeng_zhao@seu.edu.cn (J.Z.)

* Author to whom correspondence should be addressed; E-Mail: 13813017660@163.com; Tel.: +86-138-1301-7660.

Academic Editor: Frede Blaabjerg

Received: 6 January 2015 / Accepted: 16 February 2015 / Published: 27 February 2015

Abstract: Compared with the three-phase, two-split-capacitor active power filter (3P2C-APF), the three-phase, four-leg active power filter (3P4L-APF) has been widely used in three-phase, four-wire grid utility for power quality control due to its numerous advantages, such as higher current output capability, particularly in phase N, lower current and easier voltage control on the DC-side. However, designing the grid-connecting interface, which is between the voltage source converter (VSC) and grid utility, is rather difficult due to the higher requirement for current ripple filtering in phase N, cross-coupling in four phases and lack of relevant design methodology and specification. In this paper, a four-branch LCL-type (4B-LCL) grid-connecting interface is proposed for 3P4L-APF, which features better current ripple filtering performance without decreasing the current output capability in all phases. First, this paper describes the mathematical models of 4B-LCL in the fully-complex-vector form from the zero and non-zero sequence perspective, resulting in two independent and uniform equivalent circuits without cross coupling terms. Then, the 4B-LCL parameter design method based on the most comprehensive performance index is proposed, including three main stages as the specification: performance index requirement determination, fulfillment of that requirement, and verification. Finally, the validity and effectiveness of the proposed design are proven by the simulated and experimental results of a 3P4L-APF with 4B-LCL.
Keywords: three-phase four-leg (3P4L); four-branch LCL (4B-LCL); grid-connecting; active power filter (APF); power quality (PQ); pulse-width-modulated (PWM) converter

1. Introduction

Active power filters (APFs) can be classified into two types according to their grid connection mode: three-phase three-wire (3P3W) and three-phase four-wire (3P4W). The former can only control power quality problems in phase A, B, and C, whereas the latter can also in phase N. Because the low-voltage distribution system is commonly a 3P4W power system along with numerous unbalanced or single-phase harmonic loads, the 3P4W-APF has been more widely utilized in practical applications [1–6].

The power circuit of an APF consists of two main parts: a voltage source converter (VSC) and a grid-connecting interface. According to the structure of the VSC, the 3P4W-APF can be further classified into two types [5,6]: the three-phase, two-split-capacitor type (3P2C) and the three-phase, four-leg type (3P4L), as shown in Figure 1. Compared with the 3P2C-APF, the 3P4L-APF has two key advantages simply at the expense of an additional IGBT in phase N, which include (1) larger current output capacity for its more adequate DC voltage utilization and (2) easy DC-side design and voltage control for its low DC-side current and no need for voltage balancing, such as in the 3P2C. Thus, the 3P4L-APF is more suitable for medium and high-power applications [6]. However, its grid-connecting interface, which connects the VSC and grid utility, is difficult to design because of its higher requirement of current ripple filtering in phase N, cross-coupling in four phases and lack of relevant design methodology and specification. In [5,7–9], the authors conducted various research studies on the three-phase, four-branch APF structure but did not provide an analysis of the above-mentioned issue. Specifically, Sami Pettersson et al. adopted the LCL interface for phase ABC and the L interface for phase N in [5], showing a relatively good filtering effect. However, that study did not provide detailed design steps of decoupling or LCL parameters.

![Figure 1. Three-phase, four-wire active power filter and its grid-connecting interface.](image-url)
There are two common types of grid-connecting interfaces: L-type and LCL-type [5,10–17], whose functions can be summarized as two aspects: (1) transforming the voltage output from VSC into controllable current injected to the grid with little power loss and (2) filtering out the switching frequency harmonic current from the grid-injecting current, which is caused by the PWM-voltage output of the VSC [18,19]. Compared with the L-type grid-connecting interface, the LCL-type receives more utilization because it offers better harmonic attenuation and efficiency at a smaller size. The research on current control and design of the LCL-type grid-connecting interface in single-phase or three-phase, three-wire applications has been conducted in [20–25]. However, there is little information available describing the systematic design of the LCL-type grid-connecting interface for the three-phase, four-wire application, especially for the grid connection of the 3P4L-APF.

In this paper, a four-branch LCL-type (4B-LCL) grid-connecting interface and detailed parameter design steps are proposed for 3P4L-APF based on mathematical model analysis for decoupling and the most comprehensive performance indexes. Firstly, for removing coupling between each phase, the analysis is processed from the perspective of non-zero-sequence and zero-sequence, respectively. Then, the most comprehensive performance indexes from the designed LCL circuit parameters will be obtained in the impedance perspective. Finally, the 4B-LCL parameter design method based on the most comprehensive performance index is proposed, including three main stages: (1) performance requirements determination; (2) fulfilling the performance requirements and (3) performance requirements verification. The validity and effectiveness of the proposed design are proved by the simulated and experimental results of a 3P4L-APF with 4B-LCL.

2. System Description and Modeling

2.1. Topology Description

As illustrated in Figure 2, the proposed four-branch LCL-type interface connects the 3P4L-VSC to the grid utility. $L_{1abc}$ and $L_{2abc}$, denote the converter-side and grid-side L-R plant, respectively, in phases A, B, and C. $HF_{abc}$ denotes the filter-side R-C plant. $L_{1n}$, $L_{2n}$ and $HF_n$ denote the corresponding elements in phase N.

![Figure 2. 3P4L-APF with the proposed 4B-LCL interface.](image-url)
The functions of the grid-connecting interface can be summarized in two aspects: (1) transforming the VSC output voltage into controllable current injected to the grid with little power loss, and (2) filtering out the so-called current ripple, which is harmonic current around the integral multiples of the switching frequency and is only caused by the PWM-voltage output of 3P4L-VSC.

Compared with the traditional 3B-LCL interface, the proposed topology adopts an additional LCL branch for phase N, which causes a more satisfactory attenuation effect of current ripple and the decoupling for parameter design in phases A, B, C and N. The related details will be provided below.

2.2. Topology Analysis

Figure 3 illustrates the equivalent circuit for topology analysis. Four controlled voltage sources have replaced the four legs of VSC. The analysis of the circuit will be processed in the s domain from two perspectives.

\[ \begin{align*}
Z_1 \text{ and } Z_2 & \text{ denote the converter-side and grid-side branch impedance, respectively, in phases A, B, and C. } Z_{1n} \text{ and } Z_{2n} \text{ denote the converter-side and grid-side branch impedance, respectively, in phase N. } \\
Z_3 \text{ and } Z_{3n} & \text{ denote the filter-side branch impedance in phases A, B, C and phase N, respectively.}
\end{align*} \]

2.2.1. Analysis in the Per-Phase Perspectives

When the voltages between \( nO \) and \( NO \) are replaced by the voltage sources \( U_{nO} \) and \( U_{NO} \), the equivalent circuit in Figure 3 can be divided into four groups in unified form, as shown in Figure 4.
According to the basis theory of circuits, four groups of Equations (1)–(4), can be deduced from Figure 4.

Deduced from Loop 1:

\[
\begin{align*}
\begin{bmatrix}
I_{1a}(s) \\
I_{2a}(s) \\
I_{3a}(s)
\end{bmatrix}Z_{1a}(s) + \begin{bmatrix}
I_{1b}(s) \\
I_{2b}(s) \\
I_{3b}(s)
\end{bmatrix}Z_{1b}(s) + \begin{bmatrix}
I_{1c}(s) \\
I_{2c}(s) \\
I_{3c}(s)
\end{bmatrix}Z_{1c}(s) \\
I_{1n}(s)Z_{1n}(s)
\end{align*}
\]
\[
\begin{align*}
&= \begin{bmatrix}
V_a(s) \\
V_b(s) \\
V_c(s)
\end{bmatrix} + \begin{bmatrix}
E_a(s) \\
E_b(s) \\
E_c(s)
\end{bmatrix} + \begin{bmatrix}
\mathbb{U}_{NO}(s) \\
\mathbb{U}_{NO}(s) \\
\mathbb{U}_{NO}(s)
\end{bmatrix}
\end{align*}
\]

(1)

Deduced from Loop 2:

\[
\begin{align*}
\begin{bmatrix}
I_{2a}(s) \\
I_{2b}(s) \\
I_{2c}(s) \\
I_{2n}(s)
\end{bmatrix}Z_{2a}(s) + \begin{bmatrix}
I_{3a}(s) \\
I_{3b}(s) \\
I_{3c}(s) \\
I_{3n}(s)
\end{bmatrix}Z_{3a}(s) \]
\[
\begin{bmatrix}
V_a(s) \\
V_b(s) \\
V_c(s) \\
V_n(s)
\end{bmatrix} = \begin{bmatrix}
E_a(s) \\
E_b(s) \\
E_c(s) \\
E_n(s)
\end{bmatrix} + \begin{bmatrix}
\mathbb{U}_{NO}(s) \\
\mathbb{U}_{NO}(s) \\
\mathbb{U}_{NO}(s) \\
\mathbb{U}_{NO}(s)
\end{bmatrix}
\end{align*}
\]

(2)

Deduced from Node 1:

\[
\begin{align*}
\begin{bmatrix}
I_{2a}(s) \\
I_{2b}(s) \\
I_{2c}(s) \\
I_{2n}(s)
\end{bmatrix} = \begin{bmatrix}
I_{1a}(s) \\
I_{1b}(s) \\
I_{1c}(s) \\
I_{1n}(s)
\end{bmatrix} - \begin{bmatrix}
I_{3a}(s) \\
I_{3b}(s) \\
I_{3c}(s) \\
I_{3n}(s)
\end{bmatrix}
\end{align*}
\]

(3)

Deduced from Nodes n, o, and N:

\[
\begin{align*}
\begin{bmatrix}
I_{1a}(s) \\
I_{2a}(s) \\
I_{3a}(s)
\end{bmatrix} + \begin{bmatrix}
I_{1b}(s) \\
I_{2b}(s) \\
I_{3b}(s)
\end{bmatrix} + \begin{bmatrix}
I_{1c}(s) \\
I_{2c}(s) \\
I_{3c}(s)
\end{bmatrix} = -\begin{bmatrix}
I_{1n}(s) \\
I_{2n}(s) \\
I_{3n}(s)
\end{bmatrix}
\end{align*}
\]

(4)

Equations (1) and (2) illustrate that \( U_{NO} \) and \( U_{NO} \) cause coupling between each phase. Thus, the equivalent circuit in Figure 4 is not suitable for the design of LCL parameters and grid-injecting current control.

2.2.2. Analysis in the Non-Zero-Sequence and Zero-Sequence Perspectives

To remove \( U_{NO} \) and \( U_{NO} \) for decoupling, the analysis is processed from the perspectives of non-zero-sequence and zero-sequence, respectively.

The complex vector \( s\)-transfer function in Equation (5) for describing the non-zero-sequence circuit can be obtained by conducting symmetrical parameter design in phase ABC and substituting the Clarke transformation matrix \( 2/3 \) \( [1, e^{j2\pi/3}, e^{j4\pi/3}] \) into both sides of Equations (1)–(3).

\[
\begin{align*}
\begin{bmatrix}
I_1(s) \\
I_2(s) \\
I_3(s)
\end{bmatrix}Z_1(s) + \begin{bmatrix}
I_1(s) \\
I_2(s) \\
I_3(s)
\end{bmatrix}Z_3(s) &= V(s) \\
-I_2(s)Z_2(s) + \begin{bmatrix}
I_1(s) \\
I_2(s) \\
I_3(s)
\end{bmatrix}Z_3(s) &= E(s) \\
I_2(s) &= I_1(s) - I_3(s)
\end{align*}
\]

(5)
where

\[
\begin{align*}
Z_1(s) &= Z_{1a}(s) = Z_{1b}(s) = Z_{1c}(s) \\
Z_2(s) &= Z_{2a}(s) = Z_{2b}(s) = Z_{2c}(s) \\
Z_3(s) &= Z_{3a}(s) = Z_{3b}(s) = Z_{3c}(s)
\end{align*}
\]

From Equations (1)–(4), the real s-transfer function for the zero-sequence circuit can be obtained as shown in Equation (6).

\[
\begin{align*}
I_{1n}(s)Z_{1n_eq}(s) + I_{3n}(s)Z_{3n_eq}(s) &= V_{n_eq}(s) \\
-I_{2n}(s)Z_{2n_eq}(s) + I_{3n}(s)Z_{3n_eq}(s) &= -E_0(s) \\
I_{2n}(s) &= I_{1n}(s) - I_{3n}(s)
\end{align*}
\]

where

\[
\begin{align*}
V_{n_eq}(s) &= V_n(s) - V_0(s) \\
Z_{xn_eq}(s) &= Z_x(s)/3 + Z_{xn}(s) \quad (x = 1, 2, 3)
\end{align*}
\]

From Equations (5) and (6), two independent equivalent circuits have been obtained, as illustrated in Figure 5. \(U_{nO}\) and \(U_{N0}\) have disappeared, which brings the decoupling of each phase. In addition, the left of Figure 5b shows that the additional \(LCL\) branch for phase N brings the design of the zero-sequence circuit independent from the non-zero-sequence. Thus, the design of the 4-branch \(LCL\) parameter and 4-phase grid-injecting current control becomes the design simply for two independent equivalent circuits in the non-zero-sequence and zero-sequence.

**Figure 5.** Equivalent circuit in (a) the non-zero-sequence and (b) zero-sequence.

### 2.3. Model for Parameter Design

Figure 6 illustrates two s-transfer function blocks deduced from the two independent equivalent circuits in Figure 5. When the real signal in the zero-sequence block was regarded as a special complex
signal whose imaginary part always equals zero, the two blocks can be entirely in the same style with the unified complex vector form. Furthermore, the s-transfer function matrix can be obtained for the analysis of the characteristic of the LCL circuit, which will be shown in next section.

\[
\begin{bmatrix}
I_1(s) \\
I_2(s) \\
I_3(s)
\end{bmatrix} = \begin{bmatrix}
\frac{1}{Z_1(s)} & \frac{Z_2(s)}{Z_1(s)} \\
\frac{Z_1(s)}{Z_2(s)} & \frac{1}{Z_2(s)} \\
\frac{Z_1(s)}{Z_3(s)} & \frac{Z_2(s)}{Z_3(s)}
\end{bmatrix} \begin{bmatrix}
I_1(s) \\
I_2(s) \\
I_3(s)
\end{bmatrix} + \begin{bmatrix}
\frac{1}{Z_1(s)} & \frac{Z_2(s)}{Z_1(s)} \\
\frac{Z_1(s)}{Z_2(s)} & \frac{1}{Z_2(s)} \\
\frac{Z_1(s)}{Z_3(s)} & \frac{Z_2(s)}{Z_3(s)}
\end{bmatrix} \begin{bmatrix}
V_1(s) \\
V_2(s) \\
V_3(s)
\end{bmatrix} - \begin{bmatrix}
0 \\
0 \\
0
\end{bmatrix}
\]

(7)

Figure 6. 4B-LCL model in the (a) non-zero-sequence and (b) zero-sequence.

3. Parameter Design

3.1. Circuit Characteristic

The s-transfer function for Matrixes (7) and (8) are deduced from the 4B-LCL complex vector model in the non-zero-sequence and zero-sequence in Figure 6. Because the zero-sequence grid voltage equals approximately zero in practical situations, the zero-sequence concerned is not included in Matrix (8).
where

\[ Z_1(s) = L_1s + R_1, \quad Z_2(s) = L_2s + R_2, \quad Z_3(s) = 1/Cs + R \]

Because the s-transfer functions in Matrixes (7) and (8) have a unified form, only the former one has been considered in the circuit characteristic analysis. The bode plots shown in Figure 7 are obtained from Matrix (7), in which \( L_1 = 0.23 \, \text{mH}, \, L_2 = 0.03 \, \text{mH}, \, C = 30 \, \mu\text{F}, \) and \( R = 0.1 \, \Omega. \) The two amplitude-frequency curves have the same shape, sharing characteristics of three stages: an initial decrease, followed by an increase and sharp decrease, and finally a continuous decrease.

Figure 7. Bode diagrams (a) I_2(s)/V(s), (b) I_1(s)/V(s).

Five points will be illustrated in detail as follows; whose values alone fully indicate the performance of the designed LCL circuit. In Figure 7a, point A is in the fundamental frequency corresponding position. Point B is in the peak position. Point C is in the switching frequency position. In Figure 7b, Point D is in the lowest position of the curve. Point E is in the switching frequency position. Two events have occurred in Points B and D, which are the so-called series resonance and parallel resonance. To combine the qualitative and quantitative analyses, four types of impedance s-transfer functions are introduced for further analysis in Equations in (9)–(11).
\[ G_{1i}(s) = \frac{\{Z_i(s) + Z_s(s)\} \left(1 + \frac{Z_i(s) / Z_s(s)}{Z_j(s)}\right)}{1 + \frac{Z_i(s)}{Z_j(s)}} \]  

(9)

\[ G_{2i}(s) = \frac{\{Z_i(s) + Z_s(s)\} \left(1 + \frac{Z_i(s) / Z_s(s)}{Z_j(s)}\right)}{1 + \frac{Z_i(s)}{Z_j(s)}} \]  

(10)

\[ G_{1z}(s) = G_{2z}(s) = \{Z_i(s) + Z_s(s)\} \left(1 + \frac{Z_i(s) / Z_s(s)}{Z_j(s)}\right) \]  

(11)

\( G_{1i} \) is the impedance between the PWM voltage and converter-side current, referred to as the converter-side impedance. \( G_{22} \) is the impedance between the grid-voltage and grid-side current, named grid-side impedance. \( G_{12} \) is the impedance between the PWM voltage and grid-side current. \( G_{21} \) is the impedance between the grid-voltage and converter-side current. Because of the symmetry of the \( LCL \) circuit, the impedance \( G_{21} \) equals \( G_{12} \). Thus, \( G_{21} \) and \( G_{12} \) are both named the dual-side impedance.

In the proposed impedance perspective, the most comprehensive performance indexes from the designed \( LCL \) circuit parameters \( (L_1, L_2, C, and R) \) are described in detail below:

1) Dual-side impedance amplitude within the output current frequency band:

\[ P_1 = |G_{12}|_{s=j\omega} \approx \left|\{Z_i(s) + Z_s(s)\}\right|_{s=j\omega} \approx (L_1 + L_2)n\omega_1 \quad (n = 1,2,3...N) \]  

(12)

This index in (12) (where N is the highest order of the output current frequency) indicates the capacity of an APF with a finite DC voltage and a certain grid voltage at the aspect of the output current’s \( di/dt \), which is referred to as the APF output capacity [12]. A lower impedance amplitude value indicates a higher APF output capacity, and \textit{vice versa}. In the frequency domain, lower impedance amplitude means higher capacity in outputting high-order frequency current in some other conditions [19]. Because the impedance amplitude is proportional to its frequency within the output current frequency band, the dual-side impedance amplitude in the fundamental frequency is selected for this performance index in practical use, which is \((L_1 + L_2)\omega_1\). A certain APF output capacity requirement corresponds to its upper limit value.

2) Dual-side impedance amplitude in the switching frequency:

\[ P_2 = |G_{12}|_{s=j\omega} \approx \left|\{Z_i(s)Z_2(s) / Z_s(s)\}\right|_{s=j\omega} \approx L_1L_2C\omega^3 \]  

(13)

This index indicates the content of the grid-side current ripple produced by a certain PWM voltage. A smaller grid-side current ripple results in a better performance of the designed \( LCL \) [25]. Thus, this principal and critical index should be kept larger than a lower limit.

3) Converter-side impedance amplitude in the switching frequency:

\[ P_3 = |G_{11}|_{s=j\omega} \approx \left|Z_1(s)\right|_{s=j\omega} \approx L_1\omega \]  

(14)

This index indicates the content of the converter-side current ripple produced by a certain PWM voltage. Although the converter-side current ripple will be mostly filtered out from injecting into the grid by the filter-side \( RC \)-plant (as shown in Figure 8), it is related to some practical considerations:
the maximum current of the semiconductor switching devices, the saturation characteristic of the inverter-side inductance, the EMI of the APF, and so on [25]. Thus, this index should be kept larger than a lower limit as well.

Figure 8. Diagram of the current flow path in the LCL circuit.

(4) Series resonant frequency:

\[
\omega_{res} = \sqrt{\frac{1}{L_p C}}
\]

where \( L_p = L_1L_2/(L_1 + L_2) \)

The index indicates the same series resonant event in both sides of the LCL circuit, which can be considered as the frequency in which the numerator term \( Z_p(s) + Z_3(s) \) in Equations (9)–(11) becomes a real resistor impedance. The index should be selected between the output current upper-limit frequency and half of the controller sampling frequency, which is half of or equal to the switching frequency. In [9], the recommended value is \( 2\omega_n < \omega_{res} < 0.5\omega_s \).

(5) Parallel resonant frequency:

\[
\begin{align*}
\omega_{01} &= \sqrt{\frac{1}{L_1 C}} \\
\omega_{02} &= \sqrt{\frac{1}{L_2 C}}
\end{align*}
\]

The indexes in Equations (16) and (17) indicate the two parallel resonant events on the converter side and grid side of the LCL circuit, which can be considered as the frequency where the denominator terms \( Z_2(s) + Z_3(s) \) and \( Z_1(s) + Z_3(s) \) in Equations (9)–(10) become a real resistor impedance. Because the direct grid-side current control is adopted commonly, only the index in Equation (17) needs to be considered. A lower index indicates that the high-order background harmonics of the grid voltage have a greater influence over the current controller [19]. Thus, the index should be kept larger than a lower limit value.

(6) Filter-side impedance amplitude in the fundamental frequency:

\[
P_4 = |Z_3(s)|_{\omega = \omega_0} \approx \frac{1}{C\omega_0}
\]

This index indicates the content of the main fundamental frequency component in the filter-side current produced by the grid voltage, which also mainly consists of the fundamental frequency.
A higher impedance amplitude leads to a lower filter-side current. Thus, this index should be restricted to limit the power loss in the filter-side branch.

(7) Dual-side impedance amplitude in the series resonant frequency:

$$P_2 = |G_{22}|_{s=j\omega_{res}} \approx (L_1 + L_2)CR\omega_{res}^2 = R / (1 - \alpha) / \alpha$$

where $\alpha = L_1 / (L_1 + L_2)$.

This index indicates the damping effect of the designed $LCL$ circuit directly. A higher impedance amplitude results in a lower peak value of the amplitude-frequency curve in the Bode plots and thus a stronger damping effect. The index is determined by the series resistance $R$ if the total inductance and the capacitance $C$ have been determined. In [25], the recommended value is $R < 1/3/C/\omega_{res}$.

3.2. Design Procedure

The most comprehensive performance indexes have been obtained above. The essential aspect of the $LCL$ parameter design is to meet the performance requirements. Generally, a good performance index will inevitably increase the cost, size, and weight of the $LCL$ components ($L_1$, $L_2$, $C$ or $R$). Hence, a compromise should be made to keep a balance between performance and cost, size, and weight.

The algorithm for designing the $LCL$ circuit is shown in Figure 9. It contains three tasks: determining the performance index, meeting the performance requirement and verifying the performance index.

3.2.1. Determination of the Performance Requirements

(1) Calculate the maximum limitation of $P_1$ which is determined by the total inductance $L = L_1 + L_2$.

To ensure the rated current output capacity of the APF, the following inequality should be satisfied:
\[ I_{\text{rms}} P_i \leq mV_{dc} - nE_{\text{rms}} \]  \hspace{1cm} (20)

where \( I_{\text{rms}} \) is the rated output current of the APF, \( E_{\text{rms}} \) is the rms of the grid rated line voltage, \( n \) is the ratio of voltage fluctuation (generally 5\%–10\%), \( V_{dc} \) is the DC-side voltage, and \( m \) is the ratio of DC voltage utilization, which is determined by the adopted PWM strategy (e.g., \( 1/2/\sqrt{2} \) if the per-phase PWM strategy is adopted, \( 1/\sqrt{3}/\sqrt{2} \) if the space vector PWM strategy is adopted).

(2) Estimate the maximum value of the PWM voltage ripple in the switching frequency denoted by \( V_r \) and further calculate the limitations of \( P_2 \) and \( P_3 \) according to Equation (21). The maximum values of the converter-side and grid-side current ripple in the switching frequency are denoted by \( I_{r1} \) and \( I_{r2} \). There are various harmonic components in the PWM voltage. The high-frequency harmonic components, which are determined by the type of modulation, DC link voltage, and waveform of the PWM reference voltage (e.g., modulation index), appear on switching and its multiple frequencies, and the uppermost component is around the switching frequency [9]. \( V_r \) can also be obtained from the simulation of a practical situation.

\[
\begin{align*}
V_r / P_2 & \leq I_{r1} \\
V_r / P_2 & \leq I_{r2}
\end{align*}
\]  \hspace{1cm} (21)

(3) Determine the range of the series and parallel resonant frequency, which is shown in Equation (22). \( \omega_{\text{gh}} \) is the highest frequency of the grid background harmonics voltage.

\[
\begin{align*}
2\omega_s & < \omega_{\text{res}} < 0.5\omega_s \\
2\omega_{\text{gh}} & < \omega_{02}
\end{align*}
\]  \hspace{1cm} (22)

(4) Determine the range of the \( R \) and \( C \) in the filter-side branch according to P4 and P5. \( I_{c1} \) is the maximum fundamental frequency current in the filter-side branch, which is caused by the grid. P5 should be above one for the close-loop control stability [12]. Thus, the range of \( R \) is obtained via Equation (24).

\[ E_1 / P_4 < I_{c1} \]  \hspace{1cm} (23)

\[ \alpha(1-\alpha) < R < \frac{1}{3C\omega_{\text{res}}} \]  \hspace{1cm} (24)

3.2.2. Meeting the Performance Requirements

The inequality in Equation (25) can be obtained based on Equations (20)–(24). According to the flowchart of the LCL design in Figure 9, the LCL parameters can be determined by a simple trial-and-error process. The essential aspect of the process is utilizing the performance indexes \( P_2 \), \( \omega_{\text{res}} \) and \( \alpha \) to deduce the proper \( L_1, L_2, C, R \) that can meet the inequality in Equation (25) and reach the optimal target, which is to maximize \( P_2/L \).
$P_2 \geq P_{2\text{min}}$

$\frac{1}{4\omega_n^2} \geq \omega_{\text{res}}^2 \geq \frac{4}{\omega_s^2}$

$1 > \alpha \geq 0.5$

$P_1 = \omega_{\text{res}}^2 P_2 \left( \frac{\omega_n}{\omega_s} \right) \leq P_{1\text{max}}$

$P_3 = \omega_{\text{res}}^2 P_2 \alpha \left( \frac{1}{\omega_s^2} \right) \geq P_{3\text{min}}$

$P_4 = \alpha(1-\alpha)\omega_{\text{res}}^4 P_2 \left( \frac{1}{\omega_s^4} \right) \geq P_{4\text{min}}$

$\omega_{\text{res}}^2 = \omega_{\text{res}}^2 (1-\alpha) \geq 4\omega_{gh}^2$

$$
\begin{align*}
L_1 &= \omega_{\text{res}}^2 P_2 \alpha \left( \frac{1}{\omega_s^3} \right) \\
L_2 &= \omega_{\text{res}}^2 P_2 (1-\alpha) \left( \frac{1}{\omega_s^3} \right) \\
C &= \frac{\omega_{\text{res}}^3}{\alpha(1-\alpha)\omega_{\text{res}}^4 P_2} \\
\frac{1}{3C\omega_{\text{res}}} &> R > \alpha(1-\alpha)
\end{align*}
$$

3.2.3. Verification of the Performance Index

The LCL performance index output table should be contained in an integral LCL design procedure for the design specification. Additionally, the selected parameters in a practical situation may differ from the calculated ones. Thus, a practical performance index output table is necessary.

4. Simulation

The simulation model is established in MATLAB/Simulink. The purpose of the simulation is to verify the current ripple filtering effect of the designed 4B-LCL; therefore, it is carried out by the open-loop method excluding the APF’s controller. The parameters of the designed 4B-LCL are obtained by the method mentioned above. All simulation parameters are shown in Tables 1–4.
Table 1. Setup parameters.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Quantity</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>$E_{rms}$</td>
<td>Phase grid voltage</td>
<td>200–240 V</td>
</tr>
<tr>
<td>$f_{gh}$</td>
<td>Highest background voltage harmonics frequency</td>
<td>550 Hz</td>
</tr>
<tr>
<td>$h$</td>
<td>Highest frequency order of the output current harmonics</td>
<td>20</td>
</tr>
<tr>
<td>$m$</td>
<td>DC Voltage Utilization Ratio</td>
<td>$1/\sqrt{3/\sqrt{2}}$</td>
</tr>
<tr>
<td>$V_{dc}$</td>
<td>DC Link Voltage</td>
<td>800 V</td>
</tr>
<tr>
<td>$f_s$</td>
<td>Switching Frequency</td>
<td>10 KHz</td>
</tr>
<tr>
<td>$I_{rms}$</td>
<td>Rated Output Current in phases A, B, C, and N</td>
<td>100 A</td>
</tr>
<tr>
<td>$I_{r1}$</td>
<td>Converter-side current ripple rms in phases A, B, C, and N</td>
<td>$\leq$ 12 A</td>
</tr>
<tr>
<td>$I_{r2}$</td>
<td>Grid-side current ripple rms in phases A, B, C, and N</td>
<td>$\leq$ 1 A</td>
</tr>
</tbody>
</table>

Table 2. Table of performance requirements in phases A, B, C, and N.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Quantity</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>$P_1$</td>
<td>Dual-side impedance amplitude in the fundamental frequency</td>
<td>$\leq$ 0.87 Ω</td>
</tr>
<tr>
<td>$P_2$</td>
<td>Dual-side impedance amplitude in the switching frequency</td>
<td>$\geq$ 295.2 Ω</td>
</tr>
<tr>
<td>$P_3$</td>
<td>Converter-side impedance amplitude in the switching frequency</td>
<td>$\geq$ 10.0 Ω</td>
</tr>
<tr>
<td>$P_4$</td>
<td>Filter-side impedance amplitude in the fundamental frequency</td>
<td>$\geq$ 40.0 Ω</td>
</tr>
<tr>
<td>$P_5$</td>
<td>Dual-side impedance amplitude in the series resonant frequency</td>
<td>approximately 1.0 Ω</td>
</tr>
<tr>
<td>$f_{res}$</td>
<td>Dual-side series resonant frequency</td>
<td>[2.0 KHz, 5.0 KHz)</td>
</tr>
<tr>
<td>$f_{01}$</td>
<td>Grid-side parallel resonant frequency</td>
<td>[1.1 KHz, $f_{res}$)</td>
</tr>
</tbody>
</table>

Table 3. Parameters selected and its performance index in phases A, B, and C.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Quantity</th>
<th>Value: the selected (the calculated)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$L_1$</td>
<td>Converter-side inductance</td>
<td>0.23 mH (0.273 mH)</td>
</tr>
<tr>
<td>$L_2$</td>
<td>Grid-side inductance</td>
<td>0.10 mH (0.086 mH)</td>
</tr>
<tr>
<td>$C$</td>
<td>Filter-side capacitance</td>
<td>60 µF (56.92 µF)</td>
</tr>
<tr>
<td>$R$</td>
<td>Filter-side resistance</td>
<td>0.2 Ω (0.196 Ω)</td>
</tr>
<tr>
<td>$P_1$</td>
<td>Performance Index Output in phases A, B, and C</td>
<td>0.1 Ω</td>
</tr>
<tr>
<td>$P_2$</td>
<td></td>
<td>301.0 Ω</td>
</tr>
<tr>
<td>$P_3$</td>
<td></td>
<td>14.2 Ω</td>
</tr>
<tr>
<td>$P_4$</td>
<td></td>
<td>53.1 Ω</td>
</tr>
<tr>
<td>$P_5$</td>
<td></td>
<td>0.93 Ω</td>
</tr>
<tr>
<td>$f_{res}$</td>
<td></td>
<td>2.46 KHz</td>
</tr>
<tr>
<td>$f_{01}$</td>
<td></td>
<td>2.05 KHz</td>
</tr>
</tbody>
</table>
Table 4. Parameters selected and its performance index in phase N.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Quantity</th>
<th>Value: the selected (the calculated)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$L_{1n}$</td>
<td>Converter-side inductance</td>
<td>0.32 mH (0.312 mH)</td>
</tr>
<tr>
<td>$L_{2n}$</td>
<td>Grid-side inductance</td>
<td>0.14 mH (0.138 mH)</td>
</tr>
<tr>
<td>$C_n$</td>
<td>Filter-side capacitance</td>
<td>42 μF (41.74 μF)</td>
</tr>
<tr>
<td>$R_n$</td>
<td>Filter-side resistance</td>
<td>0.15Ω (0.145 Ω)</td>
</tr>
<tr>
<td>$L_{1n_{eq}}$</td>
<td>Equivalent Value in phase N</td>
<td>0.40 mH</td>
</tr>
<tr>
<td>$L_{2n_{eq}}$</td>
<td></td>
<td>0.16 mH</td>
</tr>
<tr>
<td>$C_{n_{eq}}$</td>
<td></td>
<td>33.53 μF</td>
</tr>
<tr>
<td>$R_{n_{eq}}$</td>
<td></td>
<td>0.21 Ω</td>
</tr>
</tbody>
</table>

4.1. Current Ripple Filtering in Different PWM Voltage Modulation Indexes

Table 5 illustrates that the magnitude of the switching frequency output voltage ripples is inversely proportional to the modulation index. With the increase of the modulation index, the grid-side current ripple of the switching frequency was reduced steadily. When the index is 1.0, by installing the proposed 4B-LCL interface, the switching frequency ripple currents in phases A and N have been reduced from 12.13 A and 20.65 A to 0.21 A and 0.84 A, respectively, which has provided great filtering results.

Table 5. Results of the current ripple filtering in different PWM voltage modulation indexes.

<table>
<thead>
<tr>
<th>Modulation index</th>
<th>PWM Voltage</th>
<th>Switching frequency current rms/A</th>
<th>Damping resister power loss (w)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Converter-side (A,N)</td>
<td>Grid-side (A,N)</td>
<td></td>
</tr>
<tr>
<td>0.0</td>
<td>90.04, 120.33</td>
<td>4.09, 6.04</td>
<td>1632 W</td>
</tr>
<tr>
<td>0.2</td>
<td>60.02, 98.12</td>
<td>3.09, 5.83</td>
<td>800 W</td>
</tr>
<tr>
<td>0.4</td>
<td>50.17, 70.58</td>
<td>2.09, 3.92</td>
<td>300 W</td>
</tr>
<tr>
<td>0.6</td>
<td>30.18, 50.11</td>
<td>1.09, 1.93</td>
<td>93 W</td>
</tr>
<tr>
<td>1.0</td>
<td>12.13, 20.65</td>
<td>0.21, 1.19</td>
<td>21 W</td>
</tr>
</tbody>
</table>

Figure 10 shows the simulation waveforms indicating the ripple current filtering effect by the designed 4B-LCL interface.
Figure 10. Comparison between converter-side and grid-side current in phases A and N. (a) and (c) show the current waveforms in the converter side in phases A and N. (b) and (d) show the current waveforms in the grid side in phases A and N. The figure clearly shows the filtering effect by the proposed 4B-LCL interface. The grid-side current waveform is considerably smoother than that of the converter side.

4.2. Current Ripple Filtering by the LCL Branch in Phase N

Figure 11 shows the grid-side current waveforms of phase N at the RC-plant switching time. It can be seen that $i_{sa}$ and $i_{sn}$ have many high frequency current ripples before the RC-plant in n-phase has been switched on, but the high frequency current ripples have almost disappeared after it has been switched on. In particular, the current ripple in $i_{sn}$ has been decreased from 10 A–0.9 A. This result verifies the good effect on current ripple filtering of the LCL-branch in phase N.

Figure 11. Comparison with and without the LCL branch in phase N.

5. Experimental Results

5.1. Experimental Platform

Figure 12a shows the experimental platform, where SKM400GB176D from SEMIKRON was selected as the power module IGBT, and TMS320F28335 from Texas Instruments was selected as
the main controller chip for digital signal processing. In addition, the platform has adopted the power quality analyzer (Fluke 434B) and Oscilloscope (Tektronix 2024B) as measurement instruments in Figure 12b,c. The actual 4B-LCL circuit implemented is shown in Figure 13.

**Figure 12.** Experimental platform and measurement instruments.

**Figure 13.** Implemented 4B-LCL circuit.

**Figure 14.** Experimental system.

The experimental system consists of the controller, voltage source converter (VSC), harmonic load, three-phase four-wire power grid, and proposed four-branch (4B) LCL grid-connecting interface, as shown in Figure 14. The APF controller sampled the grid-side current to directly regulate the output current,
which is injected into the grid to fully compensate for the load current harmonics. The harmonic load was modified from the typical three-phase uncontrolled rectifier bridge, where the midpoint of the resistors on the DC side was connected to phase N of the power grid for the purpose of getting the current harmonics in this phase. In addition, the parameters of the experiment are the same as in the simulation above.

5.2. Experimental Results

5.2.1. Current Ripple Filtering

Figure 15a,b show the current waveforms of the proposed 4B-LCL in phase A and N, when the APF is fully compensating the load current harmonics. In this figure, \( I_{1a} \) & \( I_{1n} \), \( I_{Ca} \) & \( I_{Cn} \), \( I_{2a} \) & \( I_{2n} \), and \( E_{an} \) are the converter-side current, filter-side current, grid-side current, and grid voltage, respectively, between phases A and N. Because the three phases are symmetric, it is not necessary to demonstrate the waveforms in phases B and C. These waveforms illustrate that \( I_{1a} \) & \( I_{1n} \) have a massive high-frequency current ripple, which has been filtered out into \( I_{Ca} \) & \( I_{Cn} \). \( I_{2a} \) & \( I_{2n} \) have a smoother waveform than \( I_{1a} \) & \( I_{1n} \). Furthermore, Figure 15c is a zoomed-in view of the dashed box in Figure 15. The period of the high-frequency ripple wave in \( I_{1n} \) and \( I_{Cn} \) is approximately 0.1 ms (which is just the switching period of IGBT), and their amplitudes are nearly identical. The current ripple of the grid-side current \( I_{2n} \) has been greatly reduced, and the waveform of the grid voltage \( E_{an} \) is also extremely smooth. Therefore, the designed 4B-LCL has obtained a good performance in the current ripple filtering.

![Waveforms](image)

**Figure 15.** Waveforms of the 4B-LCL (a) in phase A (b) in phase N (c) Zoomed-in view.

Figure 16a,b show the FFT results of the converter-side and grid-side current in phase N. A large amount of current ripples around the switching frequency are contained in the converter-side current. The ripple content reaches approximately 32 dB at the switching frequency \( f_s \) and \( 3f_s \), whereas that in the grid-side current has been evidently reduced to approximately 10 dB around \( f_s \) and to a negligible level around other integral multiples of \( f_s \). This experimental result has further verified the current ripple reduction effect in phase N of the designed 4B-LCL circuit.
5.2.2. Harmonic Compensation

Figure 17a,b are the current waveforms in phase A and N when the APF is fully compensating the load current harmonics. $I_{La}$ & $I_{Ln}$, $I_{2a}$ & $I_{2n}$, $I_{Sa}$ & $I_{Sn}$ are the load current, compensating current, and grid current, respectively, in phases A and N. $E_{an}$ is the grid voltage between phases A and N. In Figure 17a, the load current $I_{La}$ is considerably distorted. However, the grid current $I_{Sa}$ has a good sinusoidal waveform due to the compensating current $I_{2a}$. In Figure 17b, the period of the load current $I_{Ln}$ in phase N is approximately 7 ms, which indicates the existence of a large amount of the third harmonic current. The compensating current $I_{2n}$ from the APF almost equals the lode current $I_{Ln}$ in both amplitude and phase. Thus, the grid current in phase N is approximately zero, which means that the current harmonics in phase N are well compensated.

Figure 18a,b shows the THD and ratio of harmonic frequency content in the load current and grid current. The current THD dropped from 23.7%, 23.8%, and 23.9% in the load current to 4.0%, 4.1%, and 4.1%, respectively, in the grid current. The experimental result has met the requirement of THD in GB/T 14549-93. Each frequency harmonic distortion has dropped from over 1% in the load current to below 1% in the grid current. The good harmonic compensation result has further verified the effectiveness of the designed 4B-LCL grid-connecting interface.
Figure 18. Harmonic forms of the (a) load current and (b) grid current.

6. Conclusions

Based on an analysis via mathematical models for decoupling and the most comprehensive performance indexes in the proposed impedance perspective, this paper has proposed a four-branch LCL-type grid-connecting interface and detailed parameter design procedure for a three-phase, four-leg active power filter. This paper focuses on two aspects: (1) describing the mathematical models of 4B-LCL in the full complexity vector form from the zero and non-zero sequence perspectives, resulting in two independent and uniform equivalent circuits without cross-coupling terms; (2) proposing the 4B-LCL parameter design method based on the most comprehensive performance index, including three main stages as the specification: performance requirements determination, fulfillment and verification. The Simulink results established in MATLAB and the experimental results obtained from the APF platform with the 4B-LCL type grid-connecting interface demonstrate that the 4B-LCL interface yields better current ripple filtering performance, which verifies the validity and effectiveness of the proposed design method.

Acknowledgments

This work is supported in part by grants from the National Natural Science foundation of China (Project No. 51477030), Innovation foundation for Combination of Industry and Scientific Research of Jiangsu Province, China (Project No. BY2014127-15).

Author Contributions

Wu Cao and Jianfeng Zhao designed the research; Wu Cao and Kangli Liu performed the research; Wu Cao, Yongchao Ji and Yigang Wang wrote the paper. All authors read and approved the final manuscript.

Conflicts of Interest

The authors declare no conflict of interest.
References


© 2015 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution license (http://creativecommons.org/licenses/by/4.0/).